Universal GALS Platform and Evaluation Methodology for Networks-on-Chip

被引:0
|
作者
林世俊 [1 ]
苏厉 [1 ]
金德鹏 [1 ]
曾烈光 [1 ]
机构
[1] State Key Laboratory on Microwave and Digital Communication,Department of Electronic Engineering,Tsinghua University
基金
中国国家自然科学基金;
关键词
network-on-chip(NoC); globally-asynchronous locally-synchronous(GALS); wormhole; evaluation methodology;
D O I
暂无
中图分类号
TN47 [大规模集成电路、超大规模集成电路];
学科分类号
080903 ; 1401 ;
摘要
A networks-on-chip(NoC)cost-effective design method was given based on the globallyasynchronous locally-synchronous(GALS)interconnect structure.In this method,the synchronous mode was used to transmit data among routers,network interface(NI),and intellectual property(IP)via a synchronous circuit.Compared with traditional methods of implementing GALS,this method greatly reduces the transmission latency and is compatible with existing very large scale integration(VLSI)design tools.The platform designed based on the method can support two kinds of packetizing mechanisms,any topology, several kinds of traffic,and many configurable parameters such as the number of virtual channels,thus the platform is universal.An NoC evaluation methodology is given with a case study showing that the platform and evaluation methodology work well.
引用
收藏
页码:176 / 182
页数:7
相关论文
共 50 条
  • [21] A Link Removal Methodology for Application-Specific Networks-on-Chip on FPGAs
    Wang, Daihan
    Matsutani, Hiroki
    Koibuchi, Michihiro
    Amano, Hideharu
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2009, E92D (04): : 575 - 583
  • [22] A port combination methodology for application-specific networks-on-chip on FPGAs
    Wang, Daihan
    Matsutani, Hiroki
    Koibuchi, Michihiro
    Amano, Hideharu
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2007, E90D (12): : 1914 - 1922
  • [23] RedScarf: an open-source multi-platform simulation environment for performance evaluation of Networks-on-Chip
    da Silva, Eduardo A.
    Kreutz, Marcio E.
    Zeferino, Cesar A.
    JOURNAL OF SYSTEMS ARCHITECTURE, 2019, 99
  • [24] Inherent Reliability Evaluation of Networks-on-Chip Based on Analytical Models
    Valinataj, Mojtaba
    Mohammadi, Siamak
    Safari, Saeed
    2008 INTERNATIONAL SYMPOSIUM ON SYSTEM-ON-CHIP, PROCEEDINGS, 2008, : 98 - 101
  • [25] Universal wavelength reuse mechanism for optical networks-on-chip based on a cooperative game
    Yang, Hongyu
    Xie, Yiyuan
    Song, Tingting
    Su, Ye
    Liu, Bocheng
    Chai, Junxiong
    Jiang, Xiao
    Dai, Li
    Pang, Jing
    JOURNAL OF OPTICAL COMMUNICATIONS AND NETWORKING, 2023, 15 (06) : 367 - 380
  • [26] Wormhole Computing in Networks-on-Chip
    Rettkowski, Jens
    Goehringer, Diana
    2021 31ST INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE LOGIC AND APPLICATIONS (FPL 2021), 2021, : 273 - 274
  • [27] Networks-on-Chip in a Three-Dimensional Environment: A Performance Evaluation
    Feero, Brett Stanley
    Pande, Partha Pratim
    IEEE TRANSACTIONS ON COMPUTERS, 2009, 58 (01) : 32 - 45
  • [28] Design and implementation of a multi-FPGA based networks-on-chip emulation platform
    Institute of Microelectronics of Chinese Academy of Sciences, Beijing 100029, China
    Hunan Daxue Xuebao, 2013, 6 (64-68):
  • [29] Cycle-accurate evaluation of reconfigurable photonic networks-on-chip
    Debaes, Christof
    Artundo, Inigo
    Heirman, Wim
    Van Campenhout, Jan
    Thienpont, Hugo
    SILICON PHOTONICS AND PHOTONIC INTEGRATED CIRCUITS II, 2010, 7719
  • [30] Design and Evaluation of Technology-Agnostic Heterogeneous Networks-on-Chip
    Chung, Haera
    Teuscher, Christof
    Pande, Partha
    ACM JOURNAL ON EMERGING TECHNOLOGIES IN COMPUTING SYSTEMS, 2014, 10 (03)