Universal GALS Platform and Evaluation Methodology for Networks-on-Chip

被引:0
|
作者
林世俊 [1 ]
苏厉 [1 ]
金德鹏 [1 ]
曾烈光 [1 ]
机构
[1] State Key Laboratory on Microwave and Digital Communication,Department of Electronic Engineering,Tsinghua University
基金
中国国家自然科学基金;
关键词
network-on-chip(NoC); globally-asynchronous locally-synchronous(GALS); wormhole; evaluation methodology;
D O I
暂无
中图分类号
TN47 [大规模集成电路、超大规模集成电路];
学科分类号
080903 ; 1401 ;
摘要
A networks-on-chip(NoC)cost-effective design method was given based on the globallyasynchronous locally-synchronous(GALS)interconnect structure.In this method,the synchronous mode was used to transmit data among routers,network interface(NI),and intellectual property(IP)via a synchronous circuit.Compared with traditional methods of implementing GALS,this method greatly reduces the transmission latency and is compatible with existing very large scale integration(VLSI)design tools.The platform designed based on the method can support two kinds of packetizing mechanisms,any topology, several kinds of traffic,and many configurable parameters such as the number of virtual channels,thus the platform is universal.An NoC evaluation methodology is given with a case study showing that the platform and evaluation methodology work well.
引用
收藏
页码:176 / 182
页数:7
相关论文
共 50 条
  • [41] Evaluation of energy and buffer aware application mapping for networks-on-chip
    Celik, Cokun
    Bazlamacci, Cuneyt F.
    MICROPROCESSORS AND MICROSYSTEMS, 2014, 38 (04) : 325 - 336
  • [42] PowerMax: An Automated Methodology for Generating Peak-Power Traffic in Networks-on-Chip
    Seitanidis, Ioannis
    Nicopoulos, Chrysostomos
    Dimitrakopoulos, Giorgos
    2016 TENTH IEEE/ACM INTERNATIONAL SYMPOSIUM ON NETWORKS-ON-CHIP (NOCS), 2016,
  • [43] Development of a Universal Adaptive Fast Algorithm for the Synthesis of Circulant Topologies for Networks-on-Chip Implementations
    Romanov, A. Yu.
    Romanova, I. I.
    Glukhikh, A. Yu.
    2018 IEEE 38TH INTERNATIONAL CONFERENCE ON ELECTRONICS AND NANOTECHNOLOGY (ELNANO), 2018, : 110 - 115
  • [44] Self-calibrating networks-on-chip
    Worm, F
    Thiran, P
    de Micheli, G
    Ienne, P
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 2361 - 2364
  • [45] Network Adapter for Secure Networks-on-Chip
    Haase, Julian
    Volkens, Nico
    Goehringer, Diana
    2024 IEEE INTERNATIONAL PARALLEL AND DISTRIBUTED PROCESSING SYMPOSIUM WORKSHOPS, IPDPSW 2024, 2024, : 192 - 192
  • [46] An Intelligent Deflection Router for Networks-on-Chip
    Radetzki, Martin
    Kohler, Adan
    PROCEEDINGS OF THE SEVENTH INTERNATIONAL WORKSHOP ON INTELLIGENT SOLUTIONS IN EMBEDDED SYSTEMS, 2009, : 57 - 62
  • [47] A congestion-aware routing algorithm for mesh-based platform networks-on-chip
    Taherkhani, N.
    Akbar, R.
    Safaei, F.
    Moudi, M.
    MICROELECTRONICS JOURNAL, 2021, 114
  • [48] A congestion-aware routing algorithm for mesh-based platform networks-on-chip
    Taherkhani, N.
    Akbar, R.
    Safaei, F.
    Moudi, M.
    Microelectronics Journal, 2021, 114
  • [49] Performance Optimization and Evaluation for Torus-Based Optical Networks-on-Chip
    Xie, Yiyuan
    Xu, Weihua
    Zhao, Weilun
    Huang, Yexiong
    Song, Tingting
    Guo, Min
    JOURNAL OF LIGHTWAVE TECHNOLOGY, 2015, 33 (18) : 3858 - 3865
  • [50] Heuristics-Aided Tightness Evaluation of Analytical Bounds in Networks-on-Chip
    Zhao, Xueqian
    Lu, Zhonghai
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2015, 34 (06) : 986 - 999