Engineered Gate-Based Nanoscaled JK Flip-Flop: Design, Simulation and Applications

被引:0
|
作者
Chadha, Dev [1 ]
Khan, Anam [1 ]
Alkhammash, Hend I. [2 ]
Loan, Sajad A. [1 ]
机构
[1] Jamia Millia Islamia, Dept Elect & Commun Engn, New Delhi, India
[2] Taif Univ, Dept Elect Engn, Taif 21944, Saudi Arabia
来源
关键词
Compact design; engineered-gate; flip-flops; multifunctional; power-efficient; sequential circuits; MOSFETS;
D O I
10.1142/S1793292024501637
中图分类号
TB3 [工程材料学];
学科分类号
0805 ; 080502 ;
摘要
In this paper, we design and simulate a novel, highly compact and power-efficient silicon-based JK flip-flop (JKFF) employing an engineered gate technique, for the first time. Herein, the pull-down and the pull-up paths used to realize the JKFF have been realized by 4 and 2 engineered gate transistors, respectively (total six), whereas 8 pull-ups and 8 pull-down (total 16) transistors are used to realize the JK flip-flip in the conventional MOS technology. Two-dimensional (2D) calibrated mixed-mode simulations have revealed substantial improvement in various performance measuring parameters of the proposed JK flip-flop. The proposed technique has resulted in a significant reduction of 62.5% in transistor count, similar to 9.12% in power consumption, 2.5% decrease in delay and 11.38% in power delay product in comparison to the conventional JKFF realization. Further, the proposed gate-engineered JKFF has been used to realize highly compact D and T flip-flops. It has been observed that a 55.5% and 62.5% decrease in transistor count have been achieved in comparison to the conventional MOS-based JKFF realization of D and T flip-flops, respectively. A significant improvement in power consumption, delay, and power delay products has been achieved in the proposed D and T flip-flops in comparison to the conventional JKFF-based D and T flips. It has been observed that notably, the versatility of this approach allows for straightforward adaptation to realize various other sequential and combinational circuits. Besides, the process flow for the fabrication of the proposed engineered gate transistors for realizing the JKFF, D and T flip-flops has also been given.
引用
收藏
页数:11
相关论文
共 50 条
  • [21] A Reversible Flip-flop Design with Configurable Function
    Wu Y.
    Wang L.-Y.
    Chu Z.-F.
    Xia Y.-S.
    Tien Tzu Hsueh Pao/Acta Electronica Sinica, 2022, 50 (06): : 1466 - 1471
  • [22] A Transmission Gate Flip-Flop Based on Dual-Threshold CMOS Techniques
    Li, Linfeng
    Hu, Jianping
    2009 52ND IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 2009, : 539 - 542
  • [23] Design and simulation of compact graphene-based plasmonic flip-flop using a resonant ring
    Bagheri, F.
    Soroosh, M.
    DIAMOND AND RELATED MATERIALS, 2023, 136
  • [24] Double Gate FinFET Master Slave Flip-Flop Design for Low Power Application
    Gupta, Ankur Kumar
    Akashe, Shyam
    2014 INTERNATIONAL CONFERENCE ON POWER, CONTROL AND EMBEDDED SYSTEMS (ICPCES), 2014,
  • [25] N-MOS JK MASTER SLAVE FLIP-FLOP DESIGN FOR USE IN HIGH-SPEED CONTROL AND COUNTING APPLICATIONS
    SRIVASTAVA, A
    MICROELECTRONICS AND RELIABILITY, 1986, 26 (02): : 265 - 269
  • [26] Design of ternary flip-flop and its transformation
    Fang, Zhenxian
    Tien Tzu Hsueh Pao/Acta Electronica Sinica, 1993, 21 (11): : 95 - 98
  • [27] Design of Multi-valued Double-edge-triggered JK Flip-flop Based on Neuron MOS Transistor
    Zhang, Yuejun
    Wang, Pengjun
    2009 IEEE 8TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2009, : 58 - 61
  • [28] Fault-Simulation-Based Flip-Flop Classification for Reverse Engineering
    Mildner, Michael
    Brunner, Michaela
    Gruber, Michael
    Baehr, Johanna
    Sigl, Georg
    2024 27TH INTERNATIONAL SYMPOSIUM ON DESIGN & DIAGNOSTICS OF ELECTRONIC CIRCUITS & SYSTEMS, DDECS, 2024, : 53 - 56
  • [29] ANOTHER WAY TO BUILD A 2-GATE FLIP-FLOP
    MARTIN, DP
    ELECTRONICS, 1974, 47 (12): : 124 - 125
  • [30] Design and simulation of all optical shift registers using D flip-flop
    Ramachandran, Manohari
    Prince, Shanthi
    Kambham, Archana
    Maruthi, Naga
    MICROWAVE AND OPTICAL TECHNOLOGY LETTERS, 2020, 62 (07) : 2427 - 2438