Engineered Gate-Based Nanoscaled JK Flip-Flop: Design, Simulation and Applications

被引:0
|
作者
Chadha, Dev [1 ]
Khan, Anam [1 ]
Alkhammash, Hend I. [2 ]
Loan, Sajad A. [1 ]
机构
[1] Jamia Millia Islamia, Dept Elect & Commun Engn, New Delhi, India
[2] Taif Univ, Dept Elect Engn, Taif 21944, Saudi Arabia
来源
关键词
Compact design; engineered-gate; flip-flops; multifunctional; power-efficient; sequential circuits; MOSFETS;
D O I
10.1142/S1793292024501637
中图分类号
TB3 [工程材料学];
学科分类号
0805 ; 080502 ;
摘要
In this paper, we design and simulate a novel, highly compact and power-efficient silicon-based JK flip-flop (JKFF) employing an engineered gate technique, for the first time. Herein, the pull-down and the pull-up paths used to realize the JKFF have been realized by 4 and 2 engineered gate transistors, respectively (total six), whereas 8 pull-ups and 8 pull-down (total 16) transistors are used to realize the JK flip-flip in the conventional MOS technology. Two-dimensional (2D) calibrated mixed-mode simulations have revealed substantial improvement in various performance measuring parameters of the proposed JK flip-flop. The proposed technique has resulted in a significant reduction of 62.5% in transistor count, similar to 9.12% in power consumption, 2.5% decrease in delay and 11.38% in power delay product in comparison to the conventional JKFF realization. Further, the proposed gate-engineered JKFF has been used to realize highly compact D and T flip-flops. It has been observed that a 55.5% and 62.5% decrease in transistor count have been achieved in comparison to the conventional MOS-based JKFF realization of D and T flip-flops, respectively. A significant improvement in power consumption, delay, and power delay products has been achieved in the proposed D and T flip-flops in comparison to the conventional JKFF-based D and T flips. It has been observed that notably, the versatility of this approach allows for straightforward adaptation to realize various other sequential and combinational circuits. Besides, the process flow for the fabrication of the proposed engineered gate transistors for realizing the JKFF, D and T flip-flops has also been given.
引用
收藏
页数:11
相关论文
共 50 条
  • [31] Design and simulation of subwavelength plasmonic D flip-flop with state remaining feature
    Bagheri, Fereshteh
    Soroosh, Mohammad
    OPTICAL AND QUANTUM ELECTRONICS, 2023, 55 (05)
  • [32] Design and simulation of subwavelength plasmonic D flip-flop with state remaining feature
    Fereshteh Bagheri
    Mohammad Soroosh
    Optical and Quantum Electronics, 2023, 55 (5)
  • [33] Design of soft error correction flip-flop cells for highly reliable applications
    Li, Hongchen
    Zhao, Xiaofeng
    Li, Jie
    MICROELECTRONICS RELIABILITY, 2024, 152
  • [34] An explicit-pulsed double-edge triggered JK flip-flop
    Dai, Yanyun
    Shen, Jizhong
    2009 INTERNATIONAL CONFERENCE ON WIRELESS COMMUNICATIONS AND SIGNAL PROCESSING (WCSP 2009), 2009, : 1399 - 1402
  • [35] Improved sense-amplifier-based flip-flop: Design and measurements
    Nikolic, B
    Oklobdzija, VG
    Stojanovic, V
    Jia, WY
    Chiu, JKS
    Leung, MMT
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (06) : 876 - 884
  • [36] HYBRID HIGHER RADIX JK FLIP-FLOP SEQUENCER WITH ASIC IMPLEMENTATION POTENTIAL
    WEBB, JAC
    FORBES, SMN
    WILSON, J
    LAVERTY, SJ
    ELECTRONICS LETTERS, 1991, 27 (21) : 1933 - 1935
  • [37] ACCURATE SIMULATION OF FLIP-FLOP TIMING CHARACTERISTICS.
    Evans, David J.
    1978, : 398 - 404
  • [38] Spec based flip-flop and buffer insertion
    Akkiraju, N
    Mohan, M
    21ST INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, PROCEEDINGS, 2003, : 270 - 275
  • [39] A water-based molecular flip-flop
    Wang, Yu
    Huang, Jiping
    EUROPEAN PHYSICAL JOURNAL-APPLIED PHYSICS, 2014, 68 (03):
  • [40] Presetting pulse-based flip-flop
    Kim, Chul-Soo
    Kim, Joo-Seong
    Kong, Bai-Sun
    Moon, Yongsam
    Jun, Young-Hyun
    PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10, 2008, : 588 - +