Engineered Gate-Based Nanoscaled JK Flip-Flop: Design, Simulation and Applications

被引:0
|
作者
Chadha, Dev [1 ]
Khan, Anam [1 ]
Alkhammash, Hend I. [2 ]
Loan, Sajad A. [1 ]
机构
[1] Jamia Millia Islamia, Dept Elect & Commun Engn, New Delhi, India
[2] Taif Univ, Dept Elect Engn, Taif 21944, Saudi Arabia
来源
关键词
Compact design; engineered-gate; flip-flops; multifunctional; power-efficient; sequential circuits; MOSFETS;
D O I
10.1142/S1793292024501637
中图分类号
TB3 [工程材料学];
学科分类号
0805 ; 080502 ;
摘要
In this paper, we design and simulate a novel, highly compact and power-efficient silicon-based JK flip-flop (JKFF) employing an engineered gate technique, for the first time. Herein, the pull-down and the pull-up paths used to realize the JKFF have been realized by 4 and 2 engineered gate transistors, respectively (total six), whereas 8 pull-ups and 8 pull-down (total 16) transistors are used to realize the JK flip-flip in the conventional MOS technology. Two-dimensional (2D) calibrated mixed-mode simulations have revealed substantial improvement in various performance measuring parameters of the proposed JK flip-flop. The proposed technique has resulted in a significant reduction of 62.5% in transistor count, similar to 9.12% in power consumption, 2.5% decrease in delay and 11.38% in power delay product in comparison to the conventional JKFF realization. Further, the proposed gate-engineered JKFF has been used to realize highly compact D and T flip-flops. It has been observed that a 55.5% and 62.5% decrease in transistor count have been achieved in comparison to the conventional MOS-based JKFF realization of D and T flip-flops, respectively. A significant improvement in power consumption, delay, and power delay products has been achieved in the proposed D and T flip-flops in comparison to the conventional JKFF-based D and T flips. It has been observed that notably, the versatility of this approach allows for straightforward adaptation to realize various other sequential and combinational circuits. Besides, the process flow for the fabrication of the proposed engineered gate transistors for realizing the JKFF, D and T flip-flops has also been given.
引用
收藏
页数:11
相关论文
共 50 条
  • [11] Simplified Flip-Flop Gate Model for EEMI Injection
    Valbuena, Luis
    Heileman, Gregory L.
    Hemmady, Sameer
    Schamiloglu, Edl
    PROCEEDINGS OF THE 2019 INTERNATIONAL CONFERENCE ON ELECTROMAGNETICS IN ADVANCED APPLICATIONS (ICEAA), 2019, : 845 - 850
  • [12] Design and Simulation of Novel D Flip-Flop Based Sequential Logic Circuits in QCA
    Lee, J. S.
    Jeon, J. C.
    ADVANCED SCIENCE LETTERS, 2017, 23 (10) : 10102 - 10106
  • [13] Skyrmion-based JK flip-flop with a wedge-shaped circular track
    Jin, Fang
    Rao, Hengchang
    Zhao, Zhi
    Song, Junlei
    Mo, Wenqin
    Hui, Yajuan
    Dong, Kaifeng
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2020, 59 (01)
  • [14] Design of All Optical JK Flip Flop
    Maruthi, K. Naga
    Ramchandran, R. Manohari
    Prince, Shanthi
    2016 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), VOL. 1, 2016, : 123 - 127
  • [15] Design and Implementation of Embedded Logic Flip-Flop for Low Power Applications
    Sudheer, A.
    Ravindran, Ajith
    PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON INFORMATION AND COMMUNICATION TECHNOLOGIES, ICICT 2014, 2015, 46 : 1393 - 1400
  • [16] ECRL-based low power flip-flop design
    Ng, KW
    Lau, KT
    MICROELECTRONICS JOURNAL, 2000, 31 (05) : 365 - 370
  • [17] IMPLEMENTING THE DESIGN OF MAGNETIC FLIP-FLOP BASED ON SWAPPED MOS DESIGN
    Gangalakshmi, S.
    Banu, A. Khathija
    Kumar, R. Harish
    2015 2ND INTERNATIONAL CONFERENCE ON ELECTRONICS AND COMMUNICATION SYSTEMS (ICECS), 2015, : 987 - 989
  • [18] Double jump JK flip-flop and multiple jump sequential circuits
    Fang, Zhenxian
    Liu, Yin
    Tien Tzu Hsueh Pao/Acta Electronica Sinica, 1995, 23 (11): : 87 - 89
  • [19] All-Optical Counter Based on Optical Flip-Flop and Optical AND Gate
    Wang, Jing
    Meloni, Gianluca
    Berrettini, Gianluca
    Poti, Luca
    Bogoni, Antonella
    2009 35TH EUROPEAN CONFERENCE ON OPTICAL COMMUNICATION (ECOC), 2009,
  • [20] Self-blocking flip-flop design
    Li, X.
    Jia, S.
    Liang, X.
    Wang, Y.
    ELECTRONICS LETTERS, 2012, 48 (02) : 82 - U50