A low-power SAR ADC with different weighted capacitor array by using merge and split switching technique

被引:0
|
作者
Kuo, Ko-Chi [1 ]
Zheng, Hung-Yu [1 ]
Hsu, Te-Yu [1 ]
机构
[1] Natl Sun Yat Sen Univ, Dept Comp Sci & Engn, Kaohsiung, Taiwan
关键词
SAR ADC; split and merger switching; bootstrapped sample; and hold strong-arm comparator;
D O I
10.1109/ICICDT63592.2024.10717782
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper explores the use of the split- merge SAR ADC technique in a TSMC 90 nm process. It can reduce the power consumption of capacitor switching compared with the conventional switching method. On this basis, the weighed capacitor array is assigned to reduce the amount of united capacitors and hence reduce the chip area. The overall ADC includes a two-stage bootstrapped sample and hold circuit, a robust arm comparator circuit, a clock generator for distributing clock pulses in the circuit, a voltage generation circuit and other analog circuits, and other digital circuits for SAR logic control. The simulated results show that a 0.5V 500kS/s SAR ADC with 8.847 bits of ENOB and 6.125 fj/convstep of FoM can be achieved in post-layout simulation.
引用
收藏
页数:4
相关论文
共 50 条
  • [21] High-speed low-power SAR ADC with energy-efficient capacitor switching scheme and fast conversion loop
    Li, Dong
    Meng, Qiao
    Li, Fei
    ICIC Express Letters, 2015, 9 (10): : 2731 - 2736
  • [22] Low-Power Single-Ended SAR ADC Using Symmetrical DAC Switching for Image Sensors With Passive CDS and PGA Technique
    Wang, Jingyu
    Liu, Shubin
    Shen, Yi
    Zhu, Zhangming
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2018, 65 (08) : 2378 - 2388
  • [23] A 10-bit 60-MS/s Low-Power Pipelined ADC With Split-Capacitor CDS Technique
    Lin, Jin-Fu
    Chang, Soon-Jyh
    Liu, Chun-Cheng
    Huang, Chih-Hao
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2010, 57 (03) : 163 - 167
  • [24] A 8KHz-Bandwidth 13.7bit-ENOB Low-Power Noise-Shaping SAR ADC Using Split-Capacitor DAC
    Zhou, Jidong
    Duan, Jihai
    2021 THE 6TH INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUITS AND MICROSYSTEMS (ICICM 2021), 2021, : 319 - 322
  • [25] Low-Power Capacitor-Splitting DAC with Mixed Switching Schemes for SAR ADCs
    Wang, Hao
    Zhong, Lungui
    Zhang, Guocheng
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2018, 27 (10)
  • [26] A Low-Energy Area-Efficient Dual Channel SAR ADC Using Common Capacitor Array Technique
    Reddy, Sridhar N.
    Jagadish, D. N.
    Bhat, M. S.
    PROCEEDINGS OF 2016 IEEE INTERNATIONAL CONFERENCE ON DISTRIBUTED COMPUTING, VLSI, ELECTRICAL CIRCUITS AND ROBOTICS (DISCOVER), 2016, : 148 - 152
  • [27] A Low-Power Area-Efficient 8 bit SAR ADC Using Dual Capacitor Arrays for Neural Microsystems
    Chang, Sun-Il
    Yoon, Euisik
    2009 ANNUAL INTERNATIONAL CONFERENCE OF THE IEEE ENGINEERING IN MEDICINE AND BIOLOGY SOCIETY, VOLS 1-20, 2009, : 1647 - 1650
  • [28] A SAR ADC with Segment Binary Weighted Attenuation Capacitor DAC layout technique
    Chung, Keun-Yong
    Baek, Kwang-Hyun
    Choi, Bo-Kyong
    18TH INTERNATIONAL SOC DESIGN CONFERENCE 2021 (ISOCC 2021), 2021, : 389 - 390
  • [29] A Low Power SAR ADC Design Based on Segmented Capacitor
    An S.
    Zhang L.
    Wang B.
    Wang S.
    Yang R.
    Yang, Ruixia (yangrx@hebut.edu.cn), 2017, Tianjin University (50): : 850 - 855
  • [30] Low-Power High-Linearity Switching Procedure for Charge-Redistribution SAR ADC
    Xingyuan Tong
    Yawen Chen
    Circuits, Systems, and Signal Processing, 2017, 36 : 3825 - 3834