A low-power SAR ADC with different weighted capacitor array by using merge and split switching technique

被引:0
|
作者
Kuo, Ko-Chi [1 ]
Zheng, Hung-Yu [1 ]
Hsu, Te-Yu [1 ]
机构
[1] Natl Sun Yat Sen Univ, Dept Comp Sci & Engn, Kaohsiung, Taiwan
关键词
SAR ADC; split and merger switching; bootstrapped sample; and hold strong-arm comparator;
D O I
10.1109/ICICDT63592.2024.10717782
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper explores the use of the split- merge SAR ADC technique in a TSMC 90 nm process. It can reduce the power consumption of capacitor switching compared with the conventional switching method. On this basis, the weighed capacitor array is assigned to reduce the amount of united capacitors and hence reduce the chip area. The overall ADC includes a two-stage bootstrapped sample and hold circuit, a robust arm comparator circuit, a clock generator for distributing clock pulses in the circuit, a voltage generation circuit and other analog circuits, and other digital circuits for SAR logic control. The simulated results show that a 0.5V 500kS/s SAR ADC with 8.847 bits of ENOB and 6.125 fj/convstep of FoM can be achieved in post-layout simulation.
引用
收藏
页数:4
相关论文
共 50 条
  • [41] Delta-Measurement Low-Power SAR ADC Architecture with Adaptive Threshold-First Switching
    Ding, Zhaoming
    Zhou, Xiong
    Li, Qiang
    2018 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2018,
  • [42] Low Energy and Area Efficient Nonbinary Capacitor Array based SAR ADC
    Jagadish, D. N.
    Bhat, M. S.
    2014 FIFTH INTERNATIONAL SYMPOSIUM ON ELECTRONIC SYSTEM DESIGN (ISED), 2014, : 54 - 57
  • [43] An Energy-Efficient SAR ADC With a Partial-Monotonic Capacitor Switching Technique
    Hong, Xiang
    Yang, Chenchen
    Zhang, Xiaojie
    2017 IEEE 2ND ADVANCED INFORMATION TECHNOLOGY, ELECTRONIC AND AUTOMATION CONTROL CONFERENCE (IAEAC), 2017, : 2050 - 2054
  • [44] Low-power successive approximation ADC using split-monotonic capacitive DAC
    Shakibaee, Fatemeh
    Sajedi, Fereshteh
    Saberi, Mehdi
    IET CIRCUITS DEVICES & SYSTEMS, 2018, 12 (02) : 203 - 208
  • [45] A low-power array multiplier using separated multiplication technique
    Han, CY
    Park, HJ
    Kim, LS
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2001, 48 (09) : 866 - 871
  • [46] A 12-bit 200KS/s SAR ADC with a Mixed Switching Scheme and Integer-Based Split Capacitor Array
    Deng, Lin
    Yang, Chao
    Zhao, Menglian
    Liu, Yang
    Wu, Xiaobo
    2013 IEEE 11TH INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2013,
  • [47] Low power consumption and low area capacitor array for 16-bit 1-MS/s SAR ADC
    Wang, Hongyi
    Wang, Siyuan
    Yuan, Yidong
    Zhang, Guohe
    PROCEEDINGS OF 2018 IEEE 3RD ADVANCED INFORMATION TECHNOLOGY, ELECTRONIC AND AUTOMATION CONTROL CONFERENCE (IAEAC 2018), 2018, : 1003 - 1006
  • [48] A Low Power Charge-Redistribution ADC With Reduced Capacitor Array
    Kandala, Mallik
    Sekar, Ramgopal
    Zhang, Chenglong
    Wang, Haibo
    PROCEEDINGS OF THE ELEVENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2010), 2010, : 44 - 48
  • [49] Design of a Low-Power Calibratable Charge-Redistribution SAR ADC
    Aghaie, Soheil
    Mueller, Jan Henning
    Wunderlich, Ralf
    Heinen, Stefan
    2014 10TH CONFERENCE ON PH.D. RESEARCH IN MICROELECTRONICS AND ELECTRONICS (PRIME 2014), 2014,
  • [50] A Low-Power and Area-Efficient 14-bit SAR ADC with Hybrid CDAC for Array Sensors
    Zhang, Qihui
    Li, Jing
    Zhang, Zhong
    Wu, Kejun
    Ning, Ning
    Yu, Qi
    2019 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2019,