Design of radiation hardened latch with low delay and tolerance of quadruple-node-upset in 32 nm process

被引:0
|
作者
Huang, Zhengfeng [1 ]
Chen, Xin [1 ]
Jiang, Xinyu [1 ]
Ai, Lei [1 ]
Liang, Huaguo [1 ]
Ouyang, Yiming [2 ]
Ni, Tianming [3 ]
机构
[1] Hefei Univ Technol, Sch Microelect, Hefei, Peoples R China
[2] Hefei Univ Technol, Sch Comp & Informat, Hefei, Peoples R China
[3] Anhui Polytech Univ, Coll Elect Engn, Hefei, Peoples R China
基金
中国国家自然科学基金;
关键词
Single-event quadruple-node-upset; Radiation hardening by design; Low delay; Soft-error;
D O I
10.1016/j.mejo.2024.106428
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
As integrated circuit technology continues to shrink, single-event multiple-node-upset induced by charge sharing effect has become an important factor affecting chip reliability. This paper proposes two quadruple-node-upset hardened latches: 4DICE-C and 4DICE-V. These two latches are both based on dual-interlocked-storage-cell (DICE) that can achieve single-node-upset self-recovery. Besides, a quadruple-modular redundancy faulttolerant mechanism is constructed. The 4DICE-C uses the clocked quadruple-input C-element at the output stage, the 4DICE-V uses clocked voter at the output stage. Compared with previous hardened latches containing C-elements, the 4DICE-V is less sensitive to high impedance state and can efficiently tolerate soft errors at internal nodes. In addition, compared with previous single-event triple-node-upset and quadruple-node-upset hardened latches, the 4DICE-C latch has achieved 100 % tolerance efficiency of single-event quadruple-nodeupset, the best delay overhead and APDP comprehensive overhead, 18.69 % lower than average delay.
引用
收藏
页数:10
相关论文
共 50 条
  • [31] A Quadruple-Node Upsets Hardened Latch Design Based on Cross-Coupled Elements
    Zhengfeng Huang
    Zishuai Li
    Liting Sun
    Huaguo Liang
    Tianming Ni
    Aibin Yan
    Journal of Electronic Testing, 2024, 40 : 19 - 30
  • [32] A Quadruple-Node Upsets Hardened Latch Design Based on Cross-Coupled Elements
    Huang, Zhengfeng
    Li, Zishuai
    Sun, Liting
    Liang, Huaguo
    Ni, Tianming
    Yan, Aibin
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2024, 40 (01): : 19 - 30
  • [33] NEST: A Quadruple-Node Upset Recovery Latch Design and Algorithm-Based Recovery Optimization
    Huang, Zhengfeng
    Sun, Liting
    Wang, Xu
    Liang, Huaguo
    Lu, Yingchun
    Yan, Aibin
    Pan, Jun
    Wen, Xiaoqing
    IEEE TRANSACTIONS ON AEROSPACE AND ELECTRONIC SYSTEMS, 2024, 60 (04) : 4590 - 4600
  • [34] Design of a Radiation Hardened Latch for Low-power Circuits
    Liang, Huaguo
    Wang, Zhi
    Huang, Zhengfeng
    Yan, Aibin
    2014 IEEE 23RD ASIAN TEST SYMPOSIUM (ATS), 2014, : 19 - 24
  • [35] A Low-Cost Triple-Node-Upset-Resilient Latch Design
    Huang Zhengfeng
    Li Xiandong
    Chen Peng
    Xu Qi
    Song Tai
    Qi Haochen
    Ouyang Yiming
    Ni Tianming
    JOURNAL OF ELECTRONICS & INFORMATION TECHNOLOGY, 2021, 43 (09) : 2508 - 2517
  • [36] A Low-Cost Quadruple-Node-Upsets Resilient Latch Design
    He, Luchang
    Xie, Chenchen
    Wu, Qingyu
    Xu, Siqiu
    Chen, Houpeng
    Ding, Xing
    Li, Xi
    Song, Zhitang
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2024, 32 (10) : 1930 - 1939
  • [37] Novel Quadruple-Node-Upset-Tolerant Latch Designs With Optimized Overhead for Reliable Computing in Harsh Radiation Environments
    Yan, Aibin
    Xu, Zhelong
    Feng, Xiangfeng
    Cui, Jie
    Chen, Zhili
    Ni, Tianming
    Huang, Zhengfeng
    Girard, Patrick
    Wen, Xiaoqing
    IEEE TRANSACTIONS ON EMERGING TOPICS IN COMPUTING, 2022, 10 (01) : 404 - 413
  • [38] A Low Power-Consumption Triple-Node-Upset-Tolerant Latch Design
    Lu, Yingchun
    Hu, Guangzhen
    Wang, Jianan
    Wang, Hao
    Yao, Liang
    Liang, Huaguo
    Yi, Maoxiang
    Huang, Zhengfeng
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2022, 38 (01): : 63 - 76
  • [39] A Low Power-Consumption Triple-Node-Upset-Tolerant Latch Design
    Yingchun Lu
    Guangzhen Hu
    Jianan Wang
    Hao Wang
    Liang Yao
    Huaguo Liang
    Maoxiang Yi
    Zhengfeng Huang
    Journal of Electronic Testing, 2022, 38 : 63 - 76
  • [40] Design of Single Node Upset Resilient Latch for Low Power, Low Cost and Highly Robust Applications
    Samal, Anwesh Kumar
    Kumar, Sandeep
    Mukherjee, Atin
    2023 IEEE INTERNATIONAL TEST CONFERENCE IN ASIA, ITC-ASIA, 2023,