Design of radiation hardened latch with low delay and tolerance of quadruple-node-upset in 32 nm process

被引:0
|
作者
Huang, Zhengfeng [1 ]
Chen, Xin [1 ]
Jiang, Xinyu [1 ]
Ai, Lei [1 ]
Liang, Huaguo [1 ]
Ouyang, Yiming [2 ]
Ni, Tianming [3 ]
机构
[1] Hefei Univ Technol, Sch Microelect, Hefei, Peoples R China
[2] Hefei Univ Technol, Sch Comp & Informat, Hefei, Peoples R China
[3] Anhui Polytech Univ, Coll Elect Engn, Hefei, Peoples R China
基金
中国国家自然科学基金;
关键词
Single-event quadruple-node-upset; Radiation hardening by design; Low delay; Soft-error;
D O I
10.1016/j.mejo.2024.106428
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
As integrated circuit technology continues to shrink, single-event multiple-node-upset induced by charge sharing effect has become an important factor affecting chip reliability. This paper proposes two quadruple-node-upset hardened latches: 4DICE-C and 4DICE-V. These two latches are both based on dual-interlocked-storage-cell (DICE) that can achieve single-node-upset self-recovery. Besides, a quadruple-modular redundancy faulttolerant mechanism is constructed. The 4DICE-C uses the clocked quadruple-input C-element at the output stage, the 4DICE-V uses clocked voter at the output stage. Compared with previous hardened latches containing C-elements, the 4DICE-V is less sensitive to high impedance state and can efficiently tolerate soft errors at internal nodes. In addition, compared with previous single-event triple-node-upset and quadruple-node-upset hardened latches, the 4DICE-C latch has achieved 100 % tolerance efficiency of single-event quadruple-nodeupset, the best delay overhead and APDP comprehensive overhead, 18.69 % lower than average delay.
引用
收藏
页数:10
相关论文
共 50 条
  • [21] Design of a Low-area and Low-delay Triple-Node-Upset Tolerant Latch
    Yan A.
    Shen Z.
    Cui J.
    Huang Z.
    Dianzi Yu Xinxi Xuebao/Journal of Electronics and Information Technology, 2023, 45 (09): : 3272 - 3283
  • [22] Design of Triple-Node-Upset Self-Recovery Latch in 32nm CMOS Technology
    Huang Z.-F.
    Pan S.-J.
    Cao J.-F.
    Song T.
    Ouyang Y.-M.
    Liang H.-G.
    Ni T.-M.
    Lu Y.-C.
    Tien Tzu Hsueh Pao/Acta Electronica Sinica, 2021, 49 (02): : 394 - 400
  • [23] Low Power Latch Design for Single Event Upset Tolerance
    Liang, Huaguo
    Li, Xin
    Wang, Zhi
    Huang, Zhengfeng
    Jisuanji Fuzhu Sheji Yu Tuxingxue Xuebao/Journal of Computer-Aided Design and Computer Graphics, 2017, 29 (08): : 1549 - 1556
  • [24] A Low Area and Low Delay Latch Design with Complete Double-Node-Upset-Recovery for Aerospace Applications
    Yan, Aibin
    Wei, Shaojie
    Zhang, Jinjun
    Cui, Jie
    Song, Jie
    Ni, Tianming
    Girard, Patrick
    Wen, Xiaoqing
    PROCEEDINGS OF THE GREAT LAKES SYMPOSIUM ON VLSI 2023, GLSVLSI 2023, 2023, : 167 - 171
  • [25] A high-speed quadruple-node-upset-tolerant latch in 22 nm CMOS technology*
    Huang, Zhengfeng
    Zhang, Yan
    Wu, Wenhui
    Duan, Lanxi
    Liang, Huaguo
    Ouyang, Yiming
    Yan, Aibin
    Song, Tai
    MICROELECTRONICS RELIABILITY, 2023, 147
  • [26] Low cost and highly reliable radiation hardened latch design in 65 nm CMOS technology
    Qi, Chunhua
    Xiao, Liyi
    Guo, Jing
    Wang, Tianqi
    MICROELECTRONICS RELIABILITY, 2015, 55 (06) : 863 - 872
  • [27] TPDICE and SIM based 4-Node-Upset Completely Hardened Latch Design for Highly Robust Computing in Harsh Radiation
    Yan, Aibin
    Ding, Liang
    Shan, Chuanbo
    Cai, Haoran
    Chen, Xiaofeng
    Wei, Zhanjun
    Huang, Zhengfeng
    Wen, Xiaoqing
    2021 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2021,
  • [28] Low-Overhead Triple-Node-Upset-Tolerant Latch Design in 28-nm CMOS
    Chen, Xin
    Bai, Yuxin
    Cao, Jianpeng
    Wang, Lei
    Zhou, Xinjie
    Zhang, Ying
    Liu, Weiqiang
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2023, 31 (07) : 1039 - 1050
  • [29] Novel Radiation Hardening by Design Latch for Tolerating Multiple-Node Upset
    Guo J.
    Li Q.
    Su X.
    Sun Y.
    Jisuanji Fuzhu Sheji Yu Tuxingxue Xuebao/Journal of Computer-Aided Design and Computer Graphics, 2021, 33 (06): : 963 - 973
  • [30] Designs of Two Quadruple-Node-Upset Self-Recoverable Latches for Highly Robust Computing in Harsh Radiation Environments
    Yan, Aibin
    Li, Zhixing
    Cui, Jie
    Huang, Zhengfeng
    Ni, Tianming
    Girard, Patrick
    Wen, Xiaoqing
    IEEE TRANSACTIONS ON AEROSPACE AND ELECTRONIC SYSTEMS, 2023, 59 (03) : 2885 - 2897