A Low-Cost Quadruple-Node-Upsets Resilient Latch Design

被引:0
|
作者
He, Luchang [1 ,2 ]
Xie, Chenchen [2 ,3 ]
Wu, Qingyu [2 ,4 ]
Xu, Siqiu [2 ,4 ]
Chen, Houpeng [2 ]
Ding, Xing [5 ]
Li, Xi [2 ]
Song, Zhitang [2 ]
机构
[1] Univ Sci & Technol China, Sch Microelect, Hefei 230026, Anhui, Peoples R China
[2] Chinese Acad Sci, Shanghai Inst Microsyst & Informat Technol, State Key Lab Mat Integrated Circuits, Shanghai 200050, Peoples R China
[3] Shanghai Nanotechnol Promot Ctr, Shanghai 200237, Peoples R China
[4] Univ Chinese Acad Sci, Beijing 100049, Peoples R China
[5] Zhangjiang Lab, Shanghai 201210, Peoples R China
基金
中国国家自然科学基金;
关键词
Latches; Delays; Transistors; Resilience; Power demand; Inverters; Micromechanical devices; Low cost; quadruple-node upset (QNU); radiation hardening; reliability; resilience latch; NM CMOS; SINGLE;
D O I
10.1109/TVLSI.2024.3430224
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this article, a low-cost quadruple-node-upsets resilient latch (LCQRL) design is proposed. To meet the high-reliability demands of safety-critical applications, the latch integrates nine soft-error-interceptive modules (SIMs) to form robust feedback loops, ensuring complete resilience to quadruple-node upsets (QNUs). Each Sim comprises ten CMOS transistors and a clocked inverter. Notably, C-element (CE) and dual interlocked storage cell (DICE) modules are not employed in this circuit, resulting in a small area and low power consumption. The simulation results verify the complete QNU self-recoverability and cost-effectiveness of this design. Compared with the existing radiation-hardened QNU resilient latches, the LCQRL latch demonstrates significant improvements in area, power consumption, and area-power-delay product (APDP) by 47.8%, 63%, and 75.5%, respectively. Furthermore, it exhibits low sensitivity to process, voltage, and temperature (PVT) variations.
引用
收藏
页码:1930 / 1939
页数:10
相关论文
共 50 条
  • [1] A High-Performance and Low-Cost Single-Event Multiple-Node-Upsets Resilient Latch Design
    Liu, Zhongyang
    Zhang, Haineng
    Jiang, Jianwei
    Jia, Yanjie
    Xie, Yuqiao
    Zou, Shichang
    Zhang, Zhengxuan
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2022, 30 (12) : 1867 - 1877
  • [2] A Low-Cost Triple-Node-Upset-Resilient Latch Design
    Huang Zhengfeng
    Li Xiandong
    Chen Peng
    Xu Qi
    Song Tai
    Qi Haochen
    Ouyang Yiming
    Ni Tianming
    JOURNAL OF ELECTRONICS & INFORMATION TECHNOLOGY, 2021, 43 (09) : 2508 - 2517
  • [3] Low-Cost and Highly Robust Quadruple Node Upset Tolerant Latch Design
    Hao, Licai
    Wang, Yaling
    Liu, Yunlong
    Zhao, Shiyu
    Zhang, Xinyi
    Li, Yang
    Lu, Wenjuan
    Peng, Chunyu
    Zhao, Qiang
    Zhou, Yongliang
    Dai, Chenghu
    Lin, Zhiting
    Wu, Xiulong
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2024, 32 (05) : 883 - 896
  • [4] A Low-Cost Quadruple-Node-Upset Self-Recoverable Latch Design
    Cai, Shuo
    Xie, Caicai
    Wen, Yan
    Wang, Weizheng
    2021 IEEE INTERNATIONAL TEST CONFERENCE IN ASIA (ITC-ASIA 2021), 2021,
  • [5] Cost-Optimized and Robust Latch Hardened against Quadruple Node Upsets for Nanoscale CMOS
    Yan, Aibin
    Song, Shukai
    Zhang, Jixiang
    Cui, Jie
    Huang, Zhengfeng
    Ni, Tianming
    Wen, Xiaoqing
    Girard, Patrick
    2022 IEEE INTERNATIONAL TEST CONFERENCE IN ASIA (ITC-ASIA 2022), 2022, : 73 - 78
  • [6] A Quadruple-Node Upsets Hardened Latch Design Based on Cross-Coupled Elements
    Zhengfeng Huang
    Zishuai Li
    Liting Sun
    Huaguo Liang
    Tianming Ni
    Aibin Yan
    Journal of Electronic Testing, 2024, 40 : 19 - 30
  • [7] A Quadruple-Node Upsets Hardened Latch Design Based on Cross-Coupled Elements
    Huang, Zhengfeng
    Li, Zishuai
    Sun, Liting
    Liang, Huaguo
    Ni, Tianming
    Yan, Aibin
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2024, 40 (01): : 19 - 30
  • [8] Design of Single Node Upset Resilient Latch for Low Power, Low Cost and Highly Robust Applications
    Samal, Anwesh Kumar
    Kumar, Sandeep
    Mukherjee, Atin
    2023 IEEE INTERNATIONAL TEST CONFERENCE IN ASIA, ITC-ASIA, 2023,
  • [9] Low-Cost Quadruple-Node-Upset Self-Recoverable Latch Based on Cross-Interlocking
    Huang, Zhengfeng
    Ai, Lei
    Jiang, Xinyu
    Wang, Xiaolei
    Lu, Yingchun
    Pan, Jun
    Song, Tai
    Wen, Xiaoqing
    Yan, Aibin
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2025, 44 (04) : 1595 - 1608
  • [10] A Low-Cost Triple-Node-Upset Self-Recovery Latch Design*
    Xu, Hui
    Xia, Yu
    Ma, Ruijun
    Liang, Huaguo
    Huang, Zhenfeng
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2024, 33 (10)