A Low-Cost Quadruple-Node-Upsets Resilient Latch Design

被引:0
|
作者
He, Luchang [1 ,2 ]
Xie, Chenchen [2 ,3 ]
Wu, Qingyu [2 ,4 ]
Xu, Siqiu [2 ,4 ]
Chen, Houpeng [2 ]
Ding, Xing [5 ]
Li, Xi [2 ]
Song, Zhitang [2 ]
机构
[1] Univ Sci & Technol China, Sch Microelect, Hefei 230026, Anhui, Peoples R China
[2] Chinese Acad Sci, Shanghai Inst Microsyst & Informat Technol, State Key Lab Mat Integrated Circuits, Shanghai 200050, Peoples R China
[3] Shanghai Nanotechnol Promot Ctr, Shanghai 200237, Peoples R China
[4] Univ Chinese Acad Sci, Beijing 100049, Peoples R China
[5] Zhangjiang Lab, Shanghai 201210, Peoples R China
基金
中国国家自然科学基金;
关键词
Latches; Delays; Transistors; Resilience; Power demand; Inverters; Micromechanical devices; Low cost; quadruple-node upset (QNU); radiation hardening; reliability; resilience latch; NM CMOS; SINGLE;
D O I
10.1109/TVLSI.2024.3430224
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this article, a low-cost quadruple-node-upsets resilient latch (LCQRL) design is proposed. To meet the high-reliability demands of safety-critical applications, the latch integrates nine soft-error-interceptive modules (SIMs) to form robust feedback loops, ensuring complete resilience to quadruple-node upsets (QNUs). Each Sim comprises ten CMOS transistors and a clocked inverter. Notably, C-element (CE) and dual interlocked storage cell (DICE) modules are not employed in this circuit, resulting in a small area and low power consumption. The simulation results verify the complete QNU self-recoverability and cost-effectiveness of this design. Compared with the existing radiation-hardened QNU resilient latches, the LCQRL latch demonstrates significant improvements in area, power consumption, and area-power-delay product (APDP) by 47.8%, 63%, and 75.5%, respectively. Furthermore, it exhibits low sensitivity to process, voltage, and temperature (PVT) variations.
引用
收藏
页码:1930 / 1939
页数:10
相关论文
共 50 条
  • [21] HTNURL: Design of a High-Performance Low-Cost Triple-Node Upset Self-Recoverable Latch
    Xu, Hui
    Peng, Zehua
    Liang, Huaguo
    Huang, Zhengfeng
    Sun, Cong
    Zhou, Le
    ELECTRONICS, 2021, 10 (20)
  • [22] A Low-Cost Fault Injection Attack Resilient FSM Design
    Wang, Ziming
    Cui, Aijiao
    Qu, Gang
    2020 IEEE 33RD INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), 2020, : 19 - 24
  • [23] Low-Cost Sequential Logic Circuit Design Considering Single Event Double-Node Upsets and Single Event Transients
    Rajaei, Ramin
    Niemier, Michael
    Hu, Xiaobo Sharon
    2021 IEEE 39TH INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD 2021), 2021, : 178 - 185
  • [24] Low-cost single event double-upset tolerant latch design
    Jiang, Jianwei
    Xu, Yiran
    Ren, Jiangchuan
    Zhu, Wenyi
    Lin, Dianpeng
    Xiao, Jun
    Kong, Weiran
    Zou, Shichang
    ELECTRONICS LETTERS, 2018, 54 (09) : 554 - 555
  • [25] Low-cost protection for SER upsets and silicon defects
    Mehrara, Mojtaba
    Attariyan, Mona
    Shyam, Smitha
    Constantinides, Kypros
    Bertacco, Valeria
    Austin, Todd
    2007 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, VOLS 1-3, 2007, : 1146 - 1151
  • [26] Highly Robust Double Node Upset Resilient Hardened Latch Design
    Liang, Huaguo
    Li, Xin
    Huang, Zhengfeng
    Yan, Aibin
    Xu, Xiumin
    IEICE TRANSACTIONS ON ELECTRONICS, 2017, E100C (05): : 496 - 503
  • [27] DIRT latch: A novel low cost double node upset tolerant latch
    Eftaxiopoulos, Nikolaos
    Axelos, Nicholas
    Pekmestzi, Kiamal
    MICROELECTRONICS RELIABILITY, 2017, 68 : 57 - 68
  • [28] Design of radiation hardened latch with low delay and tolerance of quadruple-node-upset in 32 nm process
    Huang, Zhengfeng
    Chen, Xin
    Jiang, Xinyu
    Ai, Lei
    Liang, Huaguo
    Ouyang, Yiming
    Ni, Tianming
    MICROELECTRONICS JOURNAL, 2024, 153
  • [29] Sewer network design methodology for low-cost, resilient, and reliable designs
    Saldarriaga, Juan
    Herran, Juana
    URBAN WATER JOURNAL, 2023, : 943 - 952
  • [30] Low-Cost Resilient Radiation Hardened Flip-Flop Design
    Xiao, Liyi
    Qi, Chunhua
    Wang, Tianqi
    Li, Hongchen
    Li, Jiaqiang
    2017 IEEE 12TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2017, : 222 - 225