Programmable logic design line

被引:0
|
作者
Dauman, Andrew [1 ]
机构
[1] Synplicity Inc., Sunnyvale, CA
关键词
Computer simulation - Cryptography - Customer satisfaction - Personnel;
D O I
暂无
中图分类号
学科分类号
摘要
The IP block, whose function is captured as a registered-transfer-level (RTL)representation, is originally encrypted by third-party IP vendor. This encrypted block is passed to customer's design team, which combines it with other IP blocks and with its own custom-generated RTL to create a representation of the entire design. The team uses synthesis tools from an EDA vendor to translate this design into a gate-level netlist. Later, they will use the place-and-route tools provided by the FPGA vendor to generate the configuration bit stream that will be used to configure(program) the FPGA. The encrypted IP block may be used by multiple EDA tools-such as synthesis and simulation. In case of synthesis, the IP block is first decrypted and then synthesized, along with any unprotected portions of the design. The ensuing netlist or the portions of the netlist representing the protected IP functions will be re-encrypted before being fed forward to the FPGA vendor's tools.
引用
收藏
相关论文
共 50 条
  • [31] PROGRAMMABLE LOGIC OPTIONS OFFER NEW DESIGN FREEDOM
    GRUEBEL, B
    COMPUTER DESIGN, 1989, 28 (23): : 74 - 74
  • [32] LOW OVERHEAD DESIGN FOR PROGRAMMABLE LOGIC ARRAY WITH TESTABILITY
    WEI, KC
    SHEU, JJ
    LIU, BD
    INTERNATIONAL JOURNAL OF ELECTRONICS, 1994, 77 (02) : 241 - 250
  • [33] USE PROGRAMMABLE LOGIC CHIPS TO SIMPLIFY PROGRAMMER DESIGN
    ROBERTS, L
    MACDONALD, M
    EDN MAGAZINE-ELECTRICAL DESIGN NEWS, 1984, 29 (12): : 217 - 229
  • [34] High performance CMOS programmable logic array design
    Kuo, KC
    Carlson, BS
    PROCEEDINGS OF THE 44TH IEEE 2001 MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 2001, : 568 - 571
  • [35] A DESIGN OF PROGRAMMABLE LOGIC-ARRAYS WITH UNIVERSAL TESTS
    FUJIWARA, H
    KINOSHITA, K
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS, 1981, 28 (11): : 1027 - 1032
  • [36] DESIGN OF PROCESS FUZZY CONTROL FOR PROGRAMMABLE LOGIC CONTROLLERS
    Yordanova, Snejana
    Jain, Lakhmi C.
    INTERNATIONAL JOURNAL OF INNOVATIVE COMPUTING INFORMATION AND CONTROL, 2012, 8 (12): : 8033 - 8048
  • [37] SPADES: A Productive Design Flow for Versal Programmable Logic
    Tan Nguyen
    Blair, Zachary
    Neuendorffer, Stephen
    Wawrzynek, John
    2023 33RD INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE LOGIC AND APPLICATIONS, FPL, 2023, : 65 - 71
  • [38] Hordes of tools emerge for programmable-logic design
    Lipman, J
    EDN, 1998, 43 (23) : 22 - 22
  • [39] REUSABLE SOFTWARE-DESIGN FOR PROGRAMMABLE LOGIC CONTROLLERS
    BONFATTI, F
    GADDA, G
    MONARI, PD
    SIGPLAN NOTICES, 1995, 30 (11): : 31 - 40
  • [40] Free programmable-logic-design tools on the Web
    Lipman, J
    EDN, 1996, 41 (18) : 26 - 26