Programmable logic design line

被引:0
|
作者
Dauman, Andrew [1 ]
机构
[1] Synplicity Inc., Sunnyvale, CA
关键词
Computer simulation - Cryptography - Customer satisfaction - Personnel;
D O I
暂无
中图分类号
学科分类号
摘要
The IP block, whose function is captured as a registered-transfer-level (RTL)representation, is originally encrypted by third-party IP vendor. This encrypted block is passed to customer's design team, which combines it with other IP blocks and with its own custom-generated RTL to create a representation of the entire design. The team uses synthesis tools from an EDA vendor to translate this design into a gate-level netlist. Later, they will use the place-and-route tools provided by the FPGA vendor to generate the configuration bit stream that will be used to configure(program) the FPGA. The encrypted IP block may be used by multiple EDA tools-such as synthesis and simulation. In case of synthesis, the IP block is first decrypted and then synthesized, along with any unprotected portions of the design. The ensuing netlist or the portions of the netlist representing the protected IP functions will be re-encrypted before being fed forward to the FPGA vendor's tools.
引用
收藏
相关论文
共 50 条
  • [42] Design considerations for soft embedded programmable logic cores
    Wilton, SJE
    Kafafi, N
    Wu, JCH
    Bozman, KA
    Aken'Ova, VO
    Saleh, R
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (02) : 485 - 497
  • [43] Architectural design of an RISC processor for programmable logic controllers
    Kyeonghoon, K
    Rho, GS
    Kwon, WH
    Park, J
    Chang, N
    JOURNAL OF SYSTEMS ARCHITECTURE, 1998, 44 (05) : 311 - 325
  • [44] CATALOGED CIRCUITS CINCH PROGRAMMABLE-LOGIC DESIGN
    BURSKY, D
    ELECTRONIC DESIGN, 1986, 34 (22) : 29 - 29
  • [45] A DESIGN OF PROGRAMMABLE LOGIC-ARRAYS WITH UNIVERSAL TESTS
    FUJIWARA, H
    KINOSHITA, K
    IEEE TRANSACTIONS ON COMPUTERS, 1981, 30 (11) : 823 - 828
  • [46] INNOVATIONS IN UNDERGRADUATE COURSES IN LOGIC DESIGN THROUGH THE USE OF PROGRAMMABLE LOGIC DEVICES
    RICHARDSON, AO
    BLAKE, T
    CHALLENGES OF A CHANGING WORLD, VOLS 1 AND 2, 1991, : 786 - 790
  • [47] Programmable logic controller performance enhancement by field programmable gate array based design
    Patel, Dhruv
    Bhatt, Jignesh
    Trivedi, Sanjay
    ISA TRANSACTIONS, 2015, 54 : 156 - 168
  • [48] PROGRAMMABLE LOGIC
    GUTSCHICK, W
    COMPUTER DESIGN, 1991, 30 (12): : 25 - 27
  • [49] PROGRAMMABLE LOGIC
    Foundry Trade Journal International, 2021, 195 (3786): : 208 - 209
  • [50] Design of on-line programmable digital sensor
    Zhao Hui
    Zhen Guoyong
    ISTM/2007: 7TH INTERNATIONAL SYMPOSIUM ON TEST AND MEASUREMENT, VOLS 1-7, CONFERENCE PROCEEDINGS, 2007, : 3547 - 3550