Novel STI Technology for Enhancing Reliability of High-k/Metal Gate DRAM

被引:0
|
作者
Park, Hyojin [1 ,2 ]
Kil, Gyuhyun [2 ]
Sung, Wonju [2 ]
Han, Junghoon [2 ]
Song, Jungwoo [2 ]
Choi, Byoungdeog [2 ,3 ]
机构
[1] Sungkyunkwan Univ, Dept Semicond & Display Engn, Suwon 16419, South Korea
[2] Samsung Elect Co, DRAM Proc Architecture Team, Hwaseong 18448, South Korea
[3] Sungkyunkwan Univ, Dept Elect & Comp Engn, Suwon 16419, South Korea
来源
IEEE ACCESS | 2024年 / 12卷
基金
新加坡国家研究基金会;
关键词
Logic gates; Reliability; Random access memory; Cleaning; Fabrication; Silicon; Process control; Dielectrics; ALD; DRAM; dielectric; gate first high-k/metal gate; gate oxide reliability; HKMG; seam; STI; DEPOSITION;
D O I
10.1109/ACCESS.2024.3459891
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
The challenges associated with semiconductor are increasing because of the rapid changes in the semiconductor market and the extreme scaling of semiconductors, with some processes reaching their technological limits. In the case of gate dielectrics, these limitations can be overcome by adopting high-k metal gate (HKMG) architecture instead of the previously used poly silicon/silicon oxy-nitride (PSION) structure. However, implementing the HKMG in a conventional DRAM process degrades the gate oxide. Therefore, in this study, a shallow trench isolation (STI) technology was developed to improve the gate oxide reliability in gate first HKMG DRAM structures. A novel STI process was developed to prevent the reduction in the oxide growth that occurs when the STI seam (or void) generated during the STI gap fill process meets the low temperature gate oxide process of the HKMG with SiGe. With the spacer STI (S-STI) structure, the ALD spacer was formed in the STI space region before the STI gap fill process to control the position of the STI seam (or void). Thus, a favorable environment for the growth of the gate oxide was established under the reduced effect of STI seam, and the oxide reliability was improved while maintaining the original structure and processes of the HKMG DRAM. Various analyses confirmed that the reliability was enhanced without the inherent characteristics of the HKMG being affected. These results revealed that the STI integration technology introduced herein improves the oxide reliability of HKMG DRAM products and maintains their technological excellence for the various complex needs of a rapidly changing market.
引用
收藏
页码:139427 / 139434
页数:8
相关论文
共 50 条
  • [41] The Effect of Interface Thickness of High-k/Metal Gate Stacks on NFET Dielectric Reliability
    Linder, Barry P.
    Cartier, Eduard
    Krishnan, Siddarth
    Stathis, James H.
    Kerber, Andreas
    2009 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, VOLS 1 AND 2, 2009, : 510 - +
  • [42] Reliability of advanced high-k/metal-gate n-FET devices
    Stathis, J. H.
    Wang, M.
    Zhao, K.
    MICROELECTRONICS RELIABILITY, 2010, 50 (9-11) : 1199 - 1202
  • [43] Integrations and challenges of novel high-k gate stacks in advanced CMOS technology
    He, Gang
    Zhu, Liqiang
    Sun, Zhaoqi
    Wan, Qing
    Zhang, Lide
    PROGRESS IN MATERIALS SCIENCE, 2011, 56 (05) : 475 - 572
  • [44] A novel approach to characterization of progressive breakdown in high-k/metal gate stacks
    Pagano, R.
    Lombardo, S.
    Palumbo, F.
    Kirsch, P.
    Krishnan, S. A.
    Young, C.
    Choi, R.
    Bersuker, G.
    Stathis, J. H.
    MICROELECTRONICS RELIABILITY, 2008, 48 (11-12) : 1759 - 1764
  • [45] High-k gate dielectrics for scaled CMOS technology
    Ma, TP
    SOLID-STATE AND INTEGRATED-CIRCUIT TECHNOLOGY, VOLS 1 AND 2, PROCEEDINGS, 2001, : 297 - 302
  • [46] Challenges and opportunities in high-k gate dielectric technology
    Niwa, M
    Harada, Y
    Yamamoto, K
    Hayashi, S
    Mitsuhashi, R
    Eriguchi, K
    Kubota, M
    Hoshino, Y
    Kido, Y
    Kwong, DL
    RAPID THERMAL AND OTHER SHORT-TIME PROCESSING TECHNOLOGIES III, PROCEEDINGS, 2002, 2002 (11): : 99 - 115
  • [47] High-k/Metal Gate Stacks in Gate First and Replacement Gate Schemes
    Kesapragada, Sree
    Wang, Rongjun
    Liu, Dave
    Liu, Guojun
    Xie, Zhigang
    Ge, Zhenbin
    Yang, Haichun
    Lei, Yu
    Lu, Xinliang
    Tang, Xianmin
    Lei, Jianxin
    Allen, Miller
    Gandikota, Srinivas
    Moraes, Kevin
    Hung, Steven
    Yoshida, Naomi
    Chang, Chorng-Ping
    2010 IEEE/SEMI ADVANCED SEMICONDUCTOR MANUFACTURING CONFERENCE, 2010, : 256 - 259
  • [48] Development of Thermal Neutron SER-Resilient High-K/Metal Gate Technology
    Park, Jongwoo
    Kim, Gunrae
    Zhang, Ming
    Park, Kyungsik
    Lee, Miji
    Kim, Ilgon
    Bae, Jongsun
    Pae, Sangwoo
    Choi, Jinwoo
    Shin, Dongsuk
    Lee, Nae-In
    Kim, Kee Sup
    2014 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, 2014,
  • [49] RF Power Potential of High-k Metal Gate 28 nm CMOS Technology
    Ouhachi, R.
    Pottrain, A.
    Ducatteau, D.
    Okada, E.
    Gaquiere, C.
    Gloria, D.
    2013 INTERNATIONAL SEMICONDUCTOR CONFERENCE (CAS), VOLS 1-2, 2013, : 181 - 184
  • [50] Metal electrode/high-k dielectric gate-stack technology for power management
    Lee, Byoung Hun
    Song, Seung Chul
    Choi, Rino
    Kirsch, Paul
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2008, 55 (01) : 8 - 20