Novel STI Technology for Enhancing Reliability of High-k/Metal Gate DRAM

被引:0
|
作者
Park, Hyojin [1 ,2 ]
Kil, Gyuhyun [2 ]
Sung, Wonju [2 ]
Han, Junghoon [2 ]
Song, Jungwoo [2 ]
Choi, Byoungdeog [2 ,3 ]
机构
[1] Sungkyunkwan Univ, Dept Semicond & Display Engn, Suwon 16419, South Korea
[2] Samsung Elect Co, DRAM Proc Architecture Team, Hwaseong 18448, South Korea
[3] Sungkyunkwan Univ, Dept Elect & Comp Engn, Suwon 16419, South Korea
来源
IEEE ACCESS | 2024年 / 12卷
基金
新加坡国家研究基金会;
关键词
Logic gates; Reliability; Random access memory; Cleaning; Fabrication; Silicon; Process control; Dielectrics; ALD; DRAM; dielectric; gate first high-k/metal gate; gate oxide reliability; HKMG; seam; STI; DEPOSITION;
D O I
10.1109/ACCESS.2024.3459891
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
The challenges associated with semiconductor are increasing because of the rapid changes in the semiconductor market and the extreme scaling of semiconductors, with some processes reaching their technological limits. In the case of gate dielectrics, these limitations can be overcome by adopting high-k metal gate (HKMG) architecture instead of the previously used poly silicon/silicon oxy-nitride (PSION) structure. However, implementing the HKMG in a conventional DRAM process degrades the gate oxide. Therefore, in this study, a shallow trench isolation (STI) technology was developed to improve the gate oxide reliability in gate first HKMG DRAM structures. A novel STI process was developed to prevent the reduction in the oxide growth that occurs when the STI seam (or void) generated during the STI gap fill process meets the low temperature gate oxide process of the HKMG with SiGe. With the spacer STI (S-STI) structure, the ALD spacer was formed in the STI space region before the STI gap fill process to control the position of the STI seam (or void). Thus, a favorable environment for the growth of the gate oxide was established under the reduced effect of STI seam, and the oxide reliability was improved while maintaining the original structure and processes of the HKMG DRAM. Various analyses confirmed that the reliability was enhanced without the inherent characteristics of the HKMG being affected. These results revealed that the STI integration technology introduced herein improves the oxide reliability of HKMG DRAM products and maintains their technological excellence for the various complex needs of a rapidly changing market.
引用
收藏
页码:139427 / 139434
页数:8
相关论文
共 50 条
  • [21] Frequency Dependence of NBTI in High-k/Metal-gate Technology
    Hsieh, M. -H.
    Maji, D.
    Huang, Y. -C.
    Yew, T. -Y.
    Wang, W.
    Lee, Y. -H.
    Shih, J. R.
    Wu, K.
    2014 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, 2014,
  • [22] Gate-first high-k/metal gate stack for advanced CMOS technology
    Nara, Y.
    Mise, N.
    Kadoshima, M.
    Morooka, T.
    Kamiyama, S.
    Matsuki, T.
    Sato, M.
    Ono, T.
    Aoyama, T.
    Eimori, T.
    Ohji, Y.
    2008 9TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED-CIRCUIT TECHNOLOGY, VOLS 1-4, 2008, : 1241 - 1243
  • [23] High-k metal gate characterization using picosecond ultrasonic technology
    Dai, J.
    Mukundhan, P.
    Chen, J.
    Tan, J.
    Hsieh, D. B.
    Tsai, T. C.
    SOLID STATE TECHNOLOGY, 2011, 54 (03) : 14 - 17
  • [24] Impact of low thermal processes on reliability of high-k/metal gate stacks
    Tsiara, Artemisia
    Garros, Xavier
    Lu, Cao-Minh Vincent
    Fenouillet-Beranger, Claire
    Ghibaudo, Gerard
    JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 2017, 35 (01):
  • [25] Reliability Characteristics of La-doped High-k/Metal Gate nMOSFETs
    Kang, C. Y.
    Choi, R.
    Lee, B. H.
    Jammy, R.
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2009, 9 (03) : 166 - 173
  • [26] Influence of Frequency Dependent Time to Breakdown on High-K/Metal Gate Reliability
    Knebel, Steve
    Kupke, Steve
    Schroeder, Uwe
    Slesazeck, Stefan
    Mikolajick, Thomas
    Agaiby, Rimoon
    Trentzsch, Martin
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2013, 60 (07) : 2368 - 2371
  • [27] A Fully Integrated Low Voltage DRAM with Thermally Stable Gate-first High-k Metal Gate Process
    Jang, Sung Ho
    Lim, Junhee
    Han, Joon
    Jang, Juyeon
    Yeo, Jaehyun
    Lee, Chanmin
    Baek, Sungkweon
    Lee, Jaehoon
    Lee, Jong-Ho
    Yamada, Satoru
    Lee, Kyupil
    2019 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2019,
  • [28] Effect of barium contamination on gate oxide integrity in high-k dram
    Boubekeur, H
    Mikolajick, T
    Bauer, A
    Frey, L
    Ryssel, H
    JOURNAL OF NON-CRYSTALLINE SOLIDS, 2002, 303 (01) : 12 - 16
  • [29] Novel Stress-Memorization-Technology (SMT) for High Electron Mobility Enhancement of Gate Last High-k/Metal Gate Devices
    Lim, Kwan-Yong
    Lee, Hyunjung
    Ryu, Choongryul
    Seo, Kang-Ill
    Kwon, Uihui
    Kim, Seokhoon
    Choi, Jongwan
    Oh, Kyungseok
    Jeon, Hee-Kyung
    Song, Chulgi
    Kwon, Tae-Ouk
    Cho, Jinyeong
    Lee, Seunghun
    Sohn, Yangsoo
    Yoon, Hong Sik
    Park, Junghyun
    Lee, Kwanheum
    Kim, Wookje
    Lee, Eunha
    Sim, Sang-Pil
    Koh, Chung Geun
    Kang, Sang Bom
    Choi, Siyoung
    Chung, Chilhee
    2010 INTERNATIONAL ELECTRON DEVICES MEETING - TECHNICAL DIGEST, 2010,
  • [30] Revisited RF Compact Model of Gate Resistance Suitable for High-K/Metal Gate Technology
    Dormieu, Benjamin
    Scheer, Patrick
    Charbuillet, Clement
    Jaouen, Herve
    Danneville, Francois
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2013, 60 (01) : 13 - 19