Novel STI Technology for Enhancing Reliability of High-k/Metal Gate DRAM

被引:0
|
作者
Park, Hyojin [1 ,2 ]
Kil, Gyuhyun [2 ]
Sung, Wonju [2 ]
Han, Junghoon [2 ]
Song, Jungwoo [2 ]
Choi, Byoungdeog [2 ,3 ]
机构
[1] Sungkyunkwan Univ, Dept Semicond & Display Engn, Suwon 16419, South Korea
[2] Samsung Elect Co, DRAM Proc Architecture Team, Hwaseong 18448, South Korea
[3] Sungkyunkwan Univ, Dept Elect & Comp Engn, Suwon 16419, South Korea
来源
IEEE ACCESS | 2024年 / 12卷
基金
新加坡国家研究基金会;
关键词
Logic gates; Reliability; Random access memory; Cleaning; Fabrication; Silicon; Process control; Dielectrics; ALD; DRAM; dielectric; gate first high-k/metal gate; gate oxide reliability; HKMG; seam; STI; DEPOSITION;
D O I
10.1109/ACCESS.2024.3459891
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
The challenges associated with semiconductor are increasing because of the rapid changes in the semiconductor market and the extreme scaling of semiconductors, with some processes reaching their technological limits. In the case of gate dielectrics, these limitations can be overcome by adopting high-k metal gate (HKMG) architecture instead of the previously used poly silicon/silicon oxy-nitride (PSION) structure. However, implementing the HKMG in a conventional DRAM process degrades the gate oxide. Therefore, in this study, a shallow trench isolation (STI) technology was developed to improve the gate oxide reliability in gate first HKMG DRAM structures. A novel STI process was developed to prevent the reduction in the oxide growth that occurs when the STI seam (or void) generated during the STI gap fill process meets the low temperature gate oxide process of the HKMG with SiGe. With the spacer STI (S-STI) structure, the ALD spacer was formed in the STI space region before the STI gap fill process to control the position of the STI seam (or void). Thus, a favorable environment for the growth of the gate oxide was established under the reduced effect of STI seam, and the oxide reliability was improved while maintaining the original structure and processes of the HKMG DRAM. Various analyses confirmed that the reliability was enhanced without the inherent characteristics of the HKMG being affected. These results revealed that the STI integration technology introduced herein improves the oxide reliability of HKMG DRAM products and maintains their technological excellence for the various complex needs of a rapidly changing market.
引用
收藏
页码:139427 / 139434
页数:8
相关论文
共 50 条
  • [31] Dielectric breakdown in a 45 nm high-k/metal gate process technology
    Prasad, C.
    Agostinelli, M.
    Auth, C.
    Brazier, M.
    Chau, R.
    Dewey, G.
    Ghani, T.
    Hattendorf, M.
    Hicks, J.
    Jopling, J.
    Kavalieros, J.
    Kotlyar, R.
    Kuhn, M.
    Kuhn, K.
    Maiz, J.
    McIntyre, B.
    Metz, M.
    Mistry, K.
    Pae, S.
    Rachmady, W.
    Ramey, S.
    Roskowski, A.
    Sandford, J.
    Thomas, C.
    Wiegand, C.
    Wiedemer, J.
    2008 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM PROCEEDINGS - 46TH ANNUAL, 2008, : 667 - +
  • [32] Defect Reduction for 20nm High-k Metal Gate Technology
    Charbois, Vincent
    Lebreton, Julie
    Savoye, Mylene
    Labonne, Eric
    Labourier, Antoine
    Dumont, Benjamin
    Lenox, Chet
    von Den Hoff, Mike
    2015 26TH ANNUAL SEMI ADVANCED SEMICONDUCTOR MANUFACTURING CONFERENCE (ASMC), 2015, : 14 - 18
  • [33] BTI reliability of dual metal gate CMOSFETs with Hf-based high-k gate dielectrics
    Liao, J. C.
    Fang, Y. K.
    Hou, Y. T.
    Hung, C. L.
    Hsu, P. F.
    Lin, K. C.
    Huang, K. T.
    Lee, T. L.
    Liang, M. S.
    2007 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS AND APPLICATIONS (VLSI-TSA), PROCEEDINGS OF TECHNICAL PAPERS, 2007, : 36 - +
  • [34] Strain Technology under Metal/High-k Damascene-Gate Stacks
    Wakabayashi, Hitoshi
    SIGE, GE, AND RELATED COMPOUNDS 3: MATERIALS, PROCESSING, AND DEVICES, 2008, 16 (10): : 101 - 115
  • [35] Current and future High-K capacitor technology for DRAM applications
    Hieda, K
    SEMICONDUCTOR SILICON 2002, VOLS 1 AND 2, 2002, 2002 (02): : 362 - 375
  • [36] A Ring-Oscillator-Based Reliability Monitor for Isolated Measurement of NBTI and PBTI in High-k/Metal Gate Technology
    Kim, Tony Tae-Hyoung
    Lu, Pong-Fei
    Jenkins, Keith A.
    Kim, Chris H.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (07) : 1360 - 1364
  • [37] NBTI reliability on high-k metal-gate SiGe transistor and circuit performances
    Yuan, Jiann-Shiun
    Yeh, Wen-Kuan
    Chen, Shuyu
    Hsu, Chia-Wei
    MICROELECTRONICS RELIABILITY, 2011, 51 (05) : 914 - 918
  • [38] The Improvement of Reliability of High-k/Metal Gate pMOSFET Device with Various PMA Conditions
    Yang, Yi-Lin
    Zhang, Wenqi
    Cheng, Chi-Yun
    Yeh, Andwen-Kuan
    ACTIVE AND PASSIVE ELECTRONIC COMPONENTS, 2012, 2012
  • [39] Implications of fin width scaling on variability and reliability of high-k metal gate FinFETs
    Chabukswar, S.
    Maji, D.
    Manoj, C. R.
    Anil, K. G.
    Rao, V. Ramgopal
    Crupi, F.
    Magnone, P.
    Giusi, G.
    Pace, C.
    Collaert, N.
    MICROELECTRONIC ENGINEERING, 2010, 87 (10) : 1963 - 1967
  • [40] Analysis of the Reliability Impact on High-k Metal Gate SRAM with Assist-Circuit
    Chiu, Y. T.
    Wang, Y. F.
    Lee, Y. -H.
    Liang, Y. C.
    Wang, T. C.
    Wu, S. Y.
    Hsieh, C. C.
    Wu, K.
    2014 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, 2014,