Progress in reversible processor design: A novel methodology for reversible carry look-ahead adder

被引:0
|
作者
Department of Computer Science and Engineering, University of South Florida, United States [1 ]
不详 [2 ]
不详 [3 ]
机构
[1] Thapliyal, Himanshu
[2] Jayashree, H.V.
[3] Nagamani, A.N.
[4] Arabnia, Hamid R.
来源
Thapliyal, H. (hthapliy@cse.usf.edu) | 1600年 / Springer Verlag卷 / 7420期
关键词
Adders - Computation theory - Computer circuits - Logic gates;
D O I
10.1007/978-3-642-35840-1-4
中图分类号
学科分类号
摘要
Reversible logic is playing a significant role in quantum computing as quantum operations are unitary in nature. Quantum computer performs computation at an atomic level; thereby doing high performance computations beyond the limits of the conventional computing systems. Reversible arithmetic units such as adders, subtractors, multipliers form the essential component of a quantum computing system. Among the adder designs, carry look-ahead is widely used in high performance computing due to its O (log n) depth. In this work, we present improved designs of both in-place and out-of-place reversible carry look-ahead adder proposed in [1]. The proposed designs utilize the properties of the reversible Peres gate and the TR gate to optimize the logic depth, quantum cost and gate count compared to the existing designs proposed in [1]. Both the improved designs assume no input carry (C0=0). While the first approach makes use of ancilla bits to store the sum outputs, the second approach stores the sum outputs in one of the input locations. © 2013 Springer-Verlag Berlin Heidelberg.
引用
收藏
相关论文
共 50 条
  • [1] A Carry Look-ahead Adder Designed by Reversible Logic
    Wang, Junchao
    Choi, Ken
    2014 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2014, : 216 - 217
  • [2] Design of a Compact Reversible Carry Look-Ahead Adder Using Dynamic Programming
    Lisa, Nusrat Jahan
    Babu, Hafiz Md. Hasan
    2015 28TH INTERNATIONAL CONFERENCE ON VLSI DESIGN (VLSID), 2015, : 238 - 243
  • [3] Design of novel reversible carry look-ahead BCD subtractor
    Thapliyal, Himanshu
    Gupta, Sumedha K.
    ICIT 2006: 9TH INTERNATIONAL CONFERENCE ON INFORMATION TECHNOLOGY, PROCEEDINGS, 2006, : 253 - +
  • [4] DESIGN AND OPTIMIZATION OF REVERSIBLE LOOK AHEAD CARRY ADDER AND CARRY SAVE ADDER
    Bhuvaneswary, N.
    Lakshmi, A.
    3C TECNOLOGIA, 2020, (SI): : 113 - 126
  • [5] Optimized Carry Look-Ahead BCD Adder Using Reversible Logic
    Tiwari, Kanchan
    Khopade, Amar
    Jadhav, Pankaj
    TECHNOLOGY SYSTEMS AND MANAGEMENT, 2011, 145 : 260 - 265
  • [6] Novel designs of a carry/borrow look-ahead adder/subtractor using reversible gates
    Maryam Rahmati
    Monireh Houshmand
    Masoud Houshmand Kaffashian
    Journal of Computational Electronics, 2017, 16 : 856 - 866
  • [7] Novel designs of a carry/borrow look-ahead adder/subtractor using reversible gates
    Rahmati, Maryam
    Houshmand, Monireh
    Kaffashian, Masoud Houshmand
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2017, 16 (03) : 856 - 866
  • [8] A novel reversible TSG gate and its application for designing reversible carry look-ahead and other adder architectures
    Thapliyal, H
    Srinivas, MB
    ADVANCES IN COMPUTER SYSTEMS ARCHITECTURE, PROCEEDINGS, 2005, 3740 : 805 - 817
  • [9] PIPELINED CARRY LOOK-AHEAD ADDER
    CRAWLEY, DG
    AMARATUNGA, GAJ
    ELECTRONICS LETTERS, 1986, 22 (12) : 661 - 662
  • [10] A recursive method for synthesizing quantum/reversible quaternary parallel adder/subtractor with look-ahead carry
    Khan, Mozammel H. A.
    JOURNAL OF SYSTEMS ARCHITECTURE, 2008, 54 (12) : 1113 - 1121