Progress in reversible processor design: A novel methodology for reversible carry look-ahead adder

被引:0
|
作者
Department of Computer Science and Engineering, University of South Florida, United States [1 ]
不详 [2 ]
不详 [3 ]
机构
[1] Thapliyal, Himanshu
[2] Jayashree, H.V.
[3] Nagamani, A.N.
[4] Arabnia, Hamid R.
来源
Thapliyal, H. (hthapliy@cse.usf.edu) | 1600年 / Springer Verlag卷 / 7420期
关键词
Adders - Computation theory - Computer circuits - Logic gates;
D O I
10.1007/978-3-642-35840-1-4
中图分类号
学科分类号
摘要
Reversible logic is playing a significant role in quantum computing as quantum operations are unitary in nature. Quantum computer performs computation at an atomic level; thereby doing high performance computations beyond the limits of the conventional computing systems. Reversible arithmetic units such as adders, subtractors, multipliers form the essential component of a quantum computing system. Among the adder designs, carry look-ahead is widely used in high performance computing due to its O (log n) depth. In this work, we present improved designs of both in-place and out-of-place reversible carry look-ahead adder proposed in [1]. The proposed designs utilize the properties of the reversible Peres gate and the TR gate to optimize the logic depth, quantum cost and gate count compared to the existing designs proposed in [1]. Both the improved designs assume no input carry (C0=0). While the first approach makes use of ancilla bits to store the sum outputs, the second approach stores the sum outputs in one of the input locations. © 2013 Springer-Verlag Berlin Heidelberg.
引用
收藏
相关论文
共 50 条
  • [21] IMPLEMENTATION OF CARRY LOOK-AHEAD ADDER WITH SPATIAL LIGHT MODULATORS
    GOLSHAN, R
    BEDI, JS
    OPTICS COMMUNICATIONS, 1988, 68 (03) : 175 - 178
  • [22] Reconfigurable Carry Look-Ahead Adder Trading Accuracy for Energy Efficiency
    Bharat Garg
    Sujit Kumar Patel
    Journal of Signal Processing Systems, 2021, 93 : 99 - 111
  • [23] Verifying a Carry Look-Ahead Adder with Propositional Projection Temporal Logic
    Zhang Nan
    Duan Zhenhua
    Tian Cong
    CHINESE JOURNAL OF ELECTRONICS, 2013, 22 (01): : 21 - 24
  • [24] Reconfigurable Carry Look-Ahead Adder Trading Accuracy for Energy Efficiency
    Garg, Bharat
    Patel, Sujit Kumar
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2021, 93 (01): : 99 - 111
  • [25] FAST IMPLEMENTATION OF GROUP CARRY LOOK-AHEAD IN A CMOS ADDER.
    Anon
    1842, (29):
  • [26] RAP-CLA: A Reconfigurable Approximate Carry Look-Ahead Adder
    Akbari, Omid
    Kamal, Mehdi
    Afzali-Kusha, Ali
    Pedram, Massoud
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2018, 65 (08) : 1089 - 1093
  • [27] VARIANTS OF AN IMPROVED M-VALUED CARRY LOOK-AHEAD ADDER
    HU, ZH
    INTERNATIONAL JOURNAL OF ELECTRONICS, 1991, 71 (05) : 799 - 803
  • [28] A New Carry Look-Ahead Adder Architecture Optimized for Speed and Energy
    Balasubramanian, Padmanabhan
    Maskell, Douglas L.
    ELECTRONICS, 2024, 13 (18)
  • [29] Adiabatic carry look-ahead adder with efficient power clock generator
    Mahmoodi-Meimand, H
    Afzali-Kusha, A
    Nourani, M
    IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 2001, 148 (05): : 229 - 234
  • [30] DESIGN OF COMPACT STATIC CMOS CARRY LOOK-AHEAD ADDER USING RECURSIVE OUTPUT PROPERTY
    LEE, YT
    PARK, IC
    KYUNG, CM
    ELECTRONICS LETTERS, 1993, 29 (09) : 794 - 796