Progress in reversible processor design: A novel methodology for reversible carry look-ahead adder

被引:0
|
作者
Department of Computer Science and Engineering, University of South Florida, United States [1 ]
不详 [2 ]
不详 [3 ]
机构
[1] Thapliyal, Himanshu
[2] Jayashree, H.V.
[3] Nagamani, A.N.
[4] Arabnia, Hamid R.
来源
Thapliyal, H. (hthapliy@cse.usf.edu) | 1600年 / Springer Verlag卷 / 7420期
关键词
Adders - Computation theory - Computer circuits - Logic gates;
D O I
10.1007/978-3-642-35840-1-4
中图分类号
学科分类号
摘要
Reversible logic is playing a significant role in quantum computing as quantum operations are unitary in nature. Quantum computer performs computation at an atomic level; thereby doing high performance computations beyond the limits of the conventional computing systems. Reversible arithmetic units such as adders, subtractors, multipliers form the essential component of a quantum computing system. Among the adder designs, carry look-ahead is widely used in high performance computing due to its O (log n) depth. In this work, we present improved designs of both in-place and out-of-place reversible carry look-ahead adder proposed in [1]. The proposed designs utilize the properties of the reversible Peres gate and the TR gate to optimize the logic depth, quantum cost and gate count compared to the existing designs proposed in [1]. Both the improved designs assume no input carry (C0=0). While the first approach makes use of ancilla bits to store the sum outputs, the second approach stores the sum outputs in one of the input locations. © 2013 Springer-Verlag Berlin Heidelberg.
引用
收藏
相关论文
共 50 条
  • [41] Hybrid and Double Modular Redundancy (DMR)-Based Fault-Tolerant Carry Look-Ahead Adder Design
    Ghashmi H. BinTalib
    Aiman H. El-Maleh
    Arabian Journal for Science and Engineering, 2021, 46 : 8969 - 8981
  • [42] High Speed and Ultra Low Power Design of Carry-Out Bit of 4-Bit Carry Look-Ahead Adder
    Hasan, Mehedi
    Biswas, Parag
    Alam, Shihabul
    Zaman, Hasan U.
    Hossain, Mainul
    Islam, Sharnali
    2019 10TH INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATION AND NETWORKING TECHNOLOGIES (ICCCNT), 2019,
  • [43] Design of Compact Reversible Online Testable Ripple Carry Adder
    Bose, Avishek
    Babu, Hafiz Md. Hasan
    Gupta, Shalini
    2015 IEEE INTERNATIONAL WIE CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING (WIECON-ECE), 2015, : 556 - 560
  • [44] Design of a Novel Reversible Full Adder and Reversible Full Subtractor
    AnanthaLakshmi, A. V.
    Sudha, G. F.
    ADVANCES IN COMPUTING AND INFORMATION TECHNOLOGY, VOL 3, 2013, 178 : 623 - 632
  • [45] A novel reversible carry-selected adder with low latency
    Li, Ming-Cui
    Zhou, Ri-Gui
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2016, 103 (07) : 1202 - 1215
  • [46] Fault-tolerant carry look-ahead adder architectures robust to multiple simultaneous errors
    Valinataj, Mojtaba
    MICROELECTRONICS RELIABILITY, 2015, 55 (12) : 2845 - 2857
  • [47] Ternary multiplication circuits using 4-input adder cells and carry look-ahead
    Herrfeld, A
    Hentschke, S
    1999 29TH IEEE INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC, PROCEEDINGS, 1999, : 174 - 179
  • [48] Ternary multiplication circuits using 4-input adder cells and carry look-ahead
    Herrfeld, Andreas
    Hentschke, Siegbert
    Proceedings of The International Symposium on Multiple-Valued Logic, 1999, : 174 - 179
  • [49] Slowing the None-Critical Path to Improve Carry Look-Ahead Adder Power Dissipation
    Nyathi, Jabulani
    Mutumba, Abubaker
    2017 IEEE 60TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2017, : 890 - 893
  • [50] A Standard Cell Based Synchronous Dual-Bit Adder with Embedded Carry Look-Ahead
    Balasubramanian, Padmanabhan
    Prasad, Krishnamachar
    Mastorakis, Nikos E.
    ADVANCES IN COMMUNICATIONS, COMPUTERS, SYSTEMS, CIRCUITS AND DEVICES, 2010, : 175 - +