Fault-tolerant carry look-ahead adder architectures robust to multiple simultaneous errors

被引:18
|
作者
Valinataj, Mojtaba [1 ]
机构
[1] Babol Univ Technol, Sch Elect & Comp Engn, Babol Sar, Iran
关键词
Carry look-ahead adder; Fault-tolerance; Error detection; Error correction; Triple modular redundancy; DESIGN;
D O I
10.1016/j.microrel.2015.08.017
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Currently, the demand for reliable and high performance computing is increasing due to the enlarging susceptibility of computing circuits to different environmental effects, and the advent of diverse computation-based applications. Arithmetic operators, as the main building blocks of the processing units in computing systems, are exposed to different types of single or multiple errors incurred by different faults which can seriously damage the whole system. In this paper, a new approach is presented to achieve fault-tolerant carry look-ahead adder architectures, much more efficient than the conventional methods, with the characteristic of robustness against multiple simultaneous errors. The proposed method is based on revising the carry generation block to achieve multiple error correction capability, and utilizing a modified parity prediction-based method that in combination with the proposed error correction scheme leads to multiple error detection capability. Verified by simulations, analytical assessments show that, as well as correcting or detecting all single permanent or transient errors, multiple simultaneous errors in the new carry look-ahead adders are corrected or at least detected with a high probability independent of the number of errors. Apart from having more reliability against multiple errors, these adders require lower area overheads compared to the state of the art designs as well as conventional fault-tolerant methods. (C) 2015 Elsevier Ltd. All rights reserved.
引用
收藏
页码:2845 / 2857
页数:13
相关论文
共 50 条
  • [1] A Low-Cost Fault-Tolerant Technique for Carry Look-Ahead Adder
    Namazi, Alireza
    Sedaghat, Yasser
    Miremadi, Seyed Ghassem
    Ejlali, Alireza
    2009 15TH IEEE INTERNATIONAL ON-LINE TESTING SYMPOSIUM, 2009, : 217 - 222
  • [2] Hybrid and Double Modular Redundancy (DMR)-Based Fault-Tolerant Carry Look-Ahead Adder Design
    BinTalib, Ghashmi H.
    El-Maleh, Aiman H.
    ARABIAN JOURNAL FOR SCIENCE AND ENGINEERING, 2021, 46 (09) : 8969 - 8981
  • [3] Hybrid and Double Modular Redundancy (DMR)-Based Fault-Tolerant Carry Look-Ahead Adder Design
    Ghashmi H. BinTalib
    Aiman H. El-Maleh
    Arabian Journal for Science and Engineering, 2021, 46 : 8969 - 8981
  • [4] PIPELINED CARRY LOOK-AHEAD ADDER
    CRAWLEY, DG
    AMARATUNGA, GAJ
    ELECTRONICS LETTERS, 1986, 22 (12) : 661 - 662
  • [5] An Efficient Approach for Designing a Reversible Fault Tolerant n-Bit Carry Look-Ahead Adder
    Babu, Hafiz Md. Hasan
    Jamal, Lafifa
    Saleheen, Nazir
    2013 IEEE 26TH INTERNATIONAL SOC CONFERENCE (SOCC), 2013, : 98 - 103
  • [6] VARIANTS OF AN IMPROVED CARRY LOOK-AHEAD ADDER
    DORAN, RW
    IEEE TRANSACTIONS ON COMPUTERS, 1988, 37 (09) : 1110 - 1113
  • [8] A Carry Look-ahead Adder Designed by Reversible Logic
    Wang, Junchao
    Choi, Ken
    2014 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2014, : 216 - 217
  • [9] FAST HYBRID PARALLEL CARRY LOOK-AHEAD ADDER
    KOSTRZEWSKI, A
    KIM, DH
    LI, Y
    EICHMANN, G
    OPTICS LETTERS, 1990, 15 (16) : 915 - 917
  • [10] Hybrid carry-select statistical carry look-ahead adder
    Corsonello, P
    Perri, S
    Cocorullo, G
    ELECTRONICS LETTERS, 1999, 35 (07) : 549 - 551