Fault-tolerant carry look-ahead adder architectures robust to multiple simultaneous errors

被引:18
|
作者
Valinataj, Mojtaba [1 ]
机构
[1] Babol Univ Technol, Sch Elect & Comp Engn, Babol Sar, Iran
关键词
Carry look-ahead adder; Fault-tolerance; Error detection; Error correction; Triple modular redundancy; DESIGN;
D O I
10.1016/j.microrel.2015.08.017
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Currently, the demand for reliable and high performance computing is increasing due to the enlarging susceptibility of computing circuits to different environmental effects, and the advent of diverse computation-based applications. Arithmetic operators, as the main building blocks of the processing units in computing systems, are exposed to different types of single or multiple errors incurred by different faults which can seriously damage the whole system. In this paper, a new approach is presented to achieve fault-tolerant carry look-ahead adder architectures, much more efficient than the conventional methods, with the characteristic of robustness against multiple simultaneous errors. The proposed method is based on revising the carry generation block to achieve multiple error correction capability, and utilizing a modified parity prediction-based method that in combination with the proposed error correction scheme leads to multiple error detection capability. Verified by simulations, analytical assessments show that, as well as correcting or detecting all single permanent or transient errors, multiple simultaneous errors in the new carry look-ahead adders are corrected or at least detected with a high probability independent of the number of errors. Apart from having more reliability against multiple errors, these adders require lower area overheads compared to the state of the art designs as well as conventional fault-tolerant methods. (C) 2015 Elsevier Ltd. All rights reserved.
引用
收藏
页码:2845 / 2857
页数:13
相关论文
共 50 条
  • [21] RAP-CLA: A Reconfigurable Approximate Carry Look-Ahead Adder
    Akbari, Omid
    Kamal, Mehdi
    Afzali-Kusha, Ali
    Pedram, Massoud
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2018, 65 (08) : 1089 - 1093
  • [22] VARIANTS OF AN IMPROVED M-VALUED CARRY LOOK-AHEAD ADDER
    HU, ZH
    INTERNATIONAL JOURNAL OF ELECTRONICS, 1991, 71 (05) : 799 - 803
  • [23] A New Carry Look-Ahead Adder Architecture Optimized for Speed and Energy
    Balasubramanian, Padmanabhan
    Maskell, Douglas L.
    ELECTRONICS, 2024, 13 (18)
  • [24] Adiabatic carry look-ahead adder with efficient power clock generator
    Mahmoodi-Meimand, H
    Afzali-Kusha, A
    Nourani, M
    IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 2001, 148 (05): : 229 - 234
  • [25] An ACO Look-Ahead Approach to QOS Enabled Fault-Tolerant Routing in MANETs
    Surendran, S.
    Prakash, S.
    CHINA COMMUNICATIONS, 2015, 12 (08) : 93 - 110
  • [26] A novel reversible TSG gate and its application for designing reversible carry look-ahead and other adder architectures
    Thapliyal, H
    Srinivas, MB
    ADVANCES IN COMPUTER SYSTEMS ARCHITECTURE, PROCEEDINGS, 2005, 3740 : 805 - 817
  • [27] A Low-Cost Carry Look-Ahead Adder for Flying-Adder Frequency Synthesizer
    Chen, Pao-Lung
    2016 IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS-TAIWAN (ICCE-TW), 2016, : 365 - 366
  • [28] VLSI Implementation of Reduced Resource Allocation for Modified Carry Look-Ahead Adder
    Saptalakar, Bairu K.
    Saptalakar, Shrinivas K.
    Navalagund, S. S.
    Latte, Mrityunjaya V.
    2014 INTERNATIONAL CONFERENCE ON ADVANCED COMMUNICATION CONTROL AND COMPUTING TECHNOLOGIES (ICACCCT), 2014, : 559 - 564
  • [29] High-Speed and Energy-Efficient Carry Look-Ahead Adder
    Balasubramanian, Padmanabhan
    Mastorakis, Nikos E.
    JOURNAL OF LOW POWER ELECTRONICS AND APPLICATIONS, 2022, 12 (03)
  • [30] Design of a Compact Reversible Carry Look-Ahead Adder Using Dynamic Programming
    Lisa, Nusrat Jahan
    Babu, Hafiz Md. Hasan
    2015 28TH INTERNATIONAL CONFERENCE ON VLSI DESIGN (VLSID), 2015, : 238 - 243