Hardware-oriented rate control algorithm for JPEG2000 and its VLSI architecture design

被引:0
|
作者
Lei, Jie [1 ]
Kong, Fan-Qiang [1 ]
Wu, Cheng-Ke [1 ]
Li, Yun-Song [1 ]
机构
[1] State Key Lab. of Integrated Service Networks, Xidian Univ., Xi'an 710071, China
关键词
Codes (symbols) - VLSI circuits - Image coding - Image compression - Wavelet transforms - Memory architecture - Signal distortion - Computational efficiency - Electric distortion - Integrated circuit design - Timing circuits;
D O I
暂无
中图分类号
学科分类号
摘要
For the purpose of decreasing the quantity of operation and reducing the size of memory, a new rate control algorithm for JPEG2000 is proposed utilizing the rate pre-allocation method, the VLSI architecture design of which is given as well. After wavelet transform and quantification on the original image, a prediction module is introduced to estimate the entropy of the EBCOT code block within the available bit-plane, and then the proportion between the estimate entropy of each code block and the summation estimate entropy of all code blocks is used to allocate the rate for each code block. EBCOT coder truncates the code stream according to the allocated rate, and thus the operation time consumed by the T1 coder is reduced. After coded by the T1 coder, each code block can be packed to the output, with no need for computing the rate-distortion slope and completing the rate-distortion optimization truncation. Experimental results show that the proposed algorithm can efficiently reduce the cost of computation and memory usage, and that it is most suitable for hardware implementation.
引用
收藏
页码:645 / 649
相关论文
共 50 条
  • [21] Efficient rate control algorithm for JPEG2000 based on PSMSD
    National Key Lab. on ISN, Xidian Univ., Xi'an 710071, China
    Xi Tong Cheng Yu Dian Zi Ji Shu/Syst Eng Electron, 2008, 1 (176-180): : 176 - 180
  • [22] A fast algorithm and hardware implementation for rate-distortion optimization in JPEG2000
    Zhuang, HY
    Wu, CK
    Deng, JX
    2004 IEEE INTERNATIONAL CONFERENCE ON MULTIMEDIA AND EXP (ICME), VOLS 1-3, 2004, : 1527 - 1530
  • [23] VLSI design of an efficient MQ encoder for JPEG2000
    Chen C.
    Liang Y.
    Zhang W.
    Bao N.
    Liu Y.
    Xi'an Dianzi Keji Daxue Xuebao/Journal of Xidian University, 2018, 45 (03): : 74 - 79and90
  • [24] Design framework for JPEG2000 system architecture
    Tsutsui, Hiroshi
    Masuzaki, Takahiko
    Hayashi, Yoshiteru
    Taki, Yoshitaka
    Izumi, Tomonori
    Onoye, Takao
    Nakamura, Yukihiro
    INTELLIGENT AUTOMATION AND SOFT COMPUTING, 2006, 12 (03): : 331 - 343
  • [25] A hardware-oriented analysis of arithmetic coding - Comparative study of JPEG2000 and H.264/AVC compression standards
    Pastuszak, Grzegorz
    e-Business and Telecommunication Networks, 2006, : 255 - 262
  • [26] A rate control algorithm in JPEG2000 based on code content prediction
    Liang, Fengmei
    Xing, Jianqing
    Li, Xiaoliang
    Telkomnika - Indonesian Journal of Electrical Engineering, 2013, 11 (11): : 6992 - 6998
  • [27] An efficient rate control algorithm for JPEG2000 based on reverse order
    Etesaminia, A.
    Mazinan, A. H.
    JOURNAL OF CENTRAL SOUTH UNIVERSITY, 2017, 24 (06) : 1396 - 1405
  • [28] An efficient rate control algorithm for JPEG2000 based on reverse order
    A.Etesaminia
    A.H.Mazinan
    Journal of Central South University, 2017, 24 (06) : 1396 - 1405
  • [29] Statistically optimized VLSI architecture for buffer for EBCOT in JPEG2000 encoder
    Gupta, AK
    Nooshabadi, S
    Montiel-Nelson, J
    VLSI CIRCUITS AND SYSTEMS II, PTS 1 AND 2, 2005, 5837 : 185 - 192
  • [30] High speed VLSI architecture for bit plane encoder of JPEG2000
    Gupta, AK
    Taubman, D
    Nooshabadi, S
    2004 47TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II, CONFERENCE PROCEEDINGS, 2004, : 233 - 236