Hardware-oriented rate control algorithm for JPEG2000 and its VLSI architecture design

被引:0
|
作者
Lei, Jie [1 ]
Kong, Fan-Qiang [1 ]
Wu, Cheng-Ke [1 ]
Li, Yun-Song [1 ]
机构
[1] State Key Lab. of Integrated Service Networks, Xidian Univ., Xi'an 710071, China
关键词
Codes (symbols) - VLSI circuits - Image coding - Image compression - Wavelet transforms - Memory architecture - Signal distortion - Computational efficiency - Electric distortion - Integrated circuit design - Timing circuits;
D O I
暂无
中图分类号
学科分类号
摘要
For the purpose of decreasing the quantity of operation and reducing the size of memory, a new rate control algorithm for JPEG2000 is proposed utilizing the rate pre-allocation method, the VLSI architecture design of which is given as well. After wavelet transform and quantification on the original image, a prediction module is introduced to estimate the entropy of the EBCOT code block within the available bit-plane, and then the proportion between the estimate entropy of each code block and the summation estimate entropy of all code blocks is used to allocate the rate for each code block. EBCOT coder truncates the code stream according to the allocated rate, and thus the operation time consumed by the T1 coder is reduced. After coded by the T1 coder, each code block can be packed to the output, with no need for computing the rate-distortion slope and completing the rate-distortion optimization truncation. Experimental results show that the proposed algorithm can efficiently reduce the cost of computation and memory usage, and that it is most suitable for hardware implementation.
引用
收藏
页码:645 / 649
相关论文
共 50 条
  • [41] New results on rate control in JPEG2000
    Tai, HM
    Long, M
    Yang, S
    MULTIMEDIA, IMAGE PROCESSING AND SOFT COMPUTING: TRENDS, PRINCIPLES AND APPLICATIONS, 2002, 13 : 351 - 355
  • [42] FPGA Implementation of Rate Control for JPEG2000
    Qiao, Shijie
    Yi, Aiqing
    Yang, Yuan
    PROCEEDINGS OF THE 2015 JOINT INTERNATIONAL MECHANICAL, ELECTRONIC AND INFORMATION TECHNOLOGY CONFERENCE (JIMET 2015), 2015, 10 : 230 - 234
  • [43] A Hardware-Oriented IME Algorithm for HEVC and Its Hardware Implementation
    Fan, Yibo
    Huang, Leilei
    Hao, Bei
    Zeng, Xiaoyang
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2018, 28 (08) : 2048 - 2057
  • [44] Design framework for JPEG2000 encoding system architecture
    Hayashi, Y
    Tsutsui, H
    Masuzaki, T
    Izumi, T
    Onoye, T
    Nakamura, Y
    PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II: COMMUNICATIONS-MULTIMEDIA SYSTEMS & APPLICATIONS, 2003, : 740 - 743
  • [45] Scalable design framework for JPEG2000 system architecture
    Tsutsui, H
    Masuzaki, T
    Hayashi, Y
    Taki, Y
    Izumi, T
    Onoye, T
    Nakamura, Y
    ADVANCES IN COMPUTER SYSTEMS ARCHITECTURE, PROCEEDINGS, 2004, 3189 : 296 - 308
  • [46] A HIGH-PERFORMANCE VLSI ARCHITECTURE OF EBCOT BLOCK CODING IN JPEG2000
    Liu Kai Wu Chengke Li Yunsong National Key Lab of Integrated Service Networks Xidian University Xian China School of Computer Xidian University Xian China
    Journal of Electronics, 2006, (01) : 89 - 93
  • [47] A HIGH-PERFORMANCE VLSI ARCHITECTURE OF EBCOT BLOCK CODING IN JPEG2000
    Liu Kai Wu Chengke Li Yunsong (National Key Lab of Integrated Service Networks
    Journal of Electronics(China), 2006, (01) : 89 - 93
  • [48] Efficient pass-pipelined VLSI architecture for context modeling of JPEG2000
    Mathiang, Khomkris
    Chitsobhuk, Orachat
    2007 ASIA-PACIFIC CONFERENCE ON COMMUNICATIONS, 2007, : 63 - 66
  • [49] A Hardware-oriented IME Algorithm and Its Implementation for HEVC
    Ye, Xin
    Ding, Dandan
    Yu, Lu
    2014 IEEE VISUAL COMMUNICATIONS AND IMAGE PROCESSING CONFERENCE, 2014, : 205 - 208
  • [50] A partial parallel algorithm and architecture for arithmetic encoder in JPEG2000
    Li, YJ
    Elgamel, M
    Bayoumi, M
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 5198 - 5201