Hardware-oriented rate control algorithm for JPEG2000 and its VLSI architecture design

被引:0
|
作者
Lei, Jie [1 ]
Kong, Fan-Qiang [1 ]
Wu, Cheng-Ke [1 ]
Li, Yun-Song [1 ]
机构
[1] State Key Lab. of Integrated Service Networks, Xidian Univ., Xi'an 710071, China
关键词
Codes (symbols) - VLSI circuits - Image coding - Image compression - Wavelet transforms - Memory architecture - Signal distortion - Computational efficiency - Electric distortion - Integrated circuit design - Timing circuits;
D O I
暂无
中图分类号
学科分类号
摘要
For the purpose of decreasing the quantity of operation and reducing the size of memory, a new rate control algorithm for JPEG2000 is proposed utilizing the rate pre-allocation method, the VLSI architecture design of which is given as well. After wavelet transform and quantification on the original image, a prediction module is introduced to estimate the entropy of the EBCOT code block within the available bit-plane, and then the proportion between the estimate entropy of each code block and the summation estimate entropy of all code blocks is used to allocate the rate for each code block. EBCOT coder truncates the code stream according to the allocated rate, and thus the operation time consumed by the T1 coder is reduced. After coded by the T1 coder, each code block can be packed to the output, with no need for computing the rate-distortion slope and completing the rate-distortion optimization truncation. Experimental results show that the proposed algorithm can efficiently reduce the cost of computation and memory usage, and that it is most suitable for hardware implementation.
引用
收藏
页码:645 / 649
相关论文
共 50 条
  • [31] An efficient rate control algorithm for JPEG2000 based on reverse order
    A. Etesaminia
    A. H. Mazinan
    Journal of Central South University, 2017, 24 : 1396 - 1405
  • [32] High Throughput VLSI Architecture of MQ-Coder for JPEG2000
    Shi, Jiangyi
    Pang, Jie
    Di, Zhixiong
    Liu, Yaohui
    Li, Yunsong
    MEMS, NANO AND SMART SYSTEMS, PTS 1-6, 2012, 403-408 : 2321 - +
  • [33] Efficient VLSI architecture for buffer used in EBCOT of JPEG2000 encoder
    Gupta, AK
    Nooshabadi, S
    Taubman, D
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 4361 - 4364
  • [34] VLSI architecture of EBCOT Tier-2 encoder for JPEG2000
    Liu, L
    Wang, ZH
    Chen, N
    Zhang, L
    2005 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS - DESIGN AND IMPLEMENTATION (SIPS), 2005, : 225 - 228
  • [35] High throughput rate EBCOT architecture for JPEG2000
    Chiang, JS
    Chang, CH
    Lin, YS
    Hsieh, CY
    PROCEEDINGS OF THE 46TH IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS & SYSTEMS, VOLS 1-3, 2003, : 610 - 613
  • [36] Adaptive rate control for Motion JPEG2000
    Li, L.
    Guo, M.
    Wang, Z. S.
    IET IMAGE PROCESSING, 2009, 3 (02) : 75 - 87
  • [37] Efficient rate control for motion JPEG2000
    Chan, W
    Becker, A
    DCC 2004: DATA COMPRESSION CONFERENCE, PROCEEDINGS, 2004, : 529 - 529
  • [38] Constant rate control for motion JPEG2000
    Hou, Jun
    Fang, Xiangzhong
    Yin, Haibin
    Li, Jiliang
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2006, E89D (10): : 2690 - 2692
  • [40] Improved algorithm for RDO in JPEG2000 encoder and its IC design
    Dept. of Electronic Engineering, Tsinghua Univ., Beijing 100084, China
    J Syst Eng Electron, 2006, 2 (430-436):