Modeling and optimization of power-gating adiabatic circuits for near-threshold computing

被引:0
|
作者
Hu, Jianping [1 ]
Chen, Qi [1 ]
机构
[1] Institute of Circuits and System, Ningbo University, Ningbo 315211, China
关键词
Logic circuits;
D O I
暂无
中图分类号
学科分类号
摘要
A power-gating scheme and its optimization for near-threshold operating of adiabatic circuits are addressed in this paper. CPAL (Complementary pass-transistor logic) circuits are used as the fourphase power-gating switches to reduce the sleep leakage dissipations of the adiabatic circuits. The power-gated logic blocks are realized with CPAL circuits with the dual threshold CMOS technique to reduce active leakage dissipations of the CPAL circuits. The analytical model for power-gating adiabatic circuits is constructed. Based on proposed model parameters, the energy overhead of the proposed power-gating scheme is analyzed in detail. A near-threshold 8-bit full adder based on the CPAL circuits with NCSU PDK 45nm technology is used to verify the proposed power-gating technique. Both active and sleep leakage dissipations are effectively reduced by using the powergating scheme and dual threshold CMOS technique. The results show that the proposed power-gating technique is suitable for the adiabatic units operating on near-threshold region. © Sila Science.
引用
下载
收藏
页码:323 / 326
相关论文
共 50 条
  • [21] Multi-dimensional optimization for approximate near-threshold computing
    Wang, Jing
    Liang, Wei-wei
    Niu, Yue-hua
    Gao, Lan
    Zhang, Wei-gong
    FRONTIERS OF INFORMATION TECHNOLOGY & ELECTRONIC ENGINEERING, 2020, 21 (10) : 1426 - 1441
  • [22] Near-Threshold Operation for Power-Efficient Computing? It Depends ...
    Chang, Leland
    Haensch, Wilfried
    2012 49TH ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2012, : 1155 - 1159
  • [23] Synthesis of Active-Mode Power-Gating Circuits
    Seomun, Jun
    Shin, Insup
    Shin, Youngsoo
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2012, 31 (03) : 391 - 403
  • [24] Leakage Dissipation Reduction of Single-Phase Power-Gating Adiabatic Sequential Circuits Using MTCMOS
    Hu, Jianping
    Fu, Jinghong
    2009 ASIA PACIFIC CONFERENCE ON POSTGRADUATE RESEARCH IN MICROELECTRONICS AND ELECTRONICS (PRIMEASIA 2009), 2009, : 456 - 459
  • [25] Power Gating in FinFET Adiabatic Circuits
    Deo, Nikhil
    Mangang, Rusni Kima
    Murugan, Kumar
    2014 INTERNATIONAL CONFERENCE ON GREEN COMPUTING COMMUNICATION AND ELECTRICAL ENGINEERING (ICGCCEE), 2014,
  • [26] Power/Ground supply network optimization for power-gating
    Jiang, Hailin
    Marek-Sadowska, Malgorzata
    PROCEEDINGS 2006 INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, 2007, : 332 - +
  • [27] A Novel Design Methodology for Error-Resilient Circuits in Near-Threshold Computing
    Lee, Jaemin
    Kim, Sunmean
    Kim, Youngmin
    Kang, Seokhyeong
    2016 IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS-ASIA (ICCE-ASIA), 2016,
  • [28] Near-Threshold Voltage (NTV) Computing
    De, Vivek
    Vangal, Sriram
    Krishnamurthy, Ram
    IEEE DESIGN & TEST, 2017, 34 (02) : 24 - 30
  • [29] Design and Analysis of Adiabatic Adder In Near-Threshold Regime for Low Power Application
    Podder, Anindita
    Mal, Sandipta
    Chowdhury, Anirban
    Mondal, Akash
    Chanda, Manash
    PROCEEDINGS OF 2ND INTERNATIONAL CONFERENCE ON 2017 DEVICES FOR INTEGRATED CIRCUIT (DEVIC), 2017, : 670 - 675
  • [30] Single-Phase Power-Gating Adiabatic Flip-Flops
    Li, Hong
    Ye, Lifang
    Fu, Jinghong
    Hu, Jianping
    2008 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2008), VOLS 1-4, 2008, : 964 - 967