Modeling and optimization of power-gating adiabatic circuits for near-threshold computing

被引:0
|
作者
Hu, Jianping [1 ]
Chen, Qi [1 ]
机构
[1] Institute of Circuits and System, Ningbo University, Ningbo 315211, China
关键词
Logic circuits;
D O I
暂无
中图分类号
学科分类号
摘要
A power-gating scheme and its optimization for near-threshold operating of adiabatic circuits are addressed in this paper. CPAL (Complementary pass-transistor logic) circuits are used as the fourphase power-gating switches to reduce the sleep leakage dissipations of the adiabatic circuits. The power-gated logic blocks are realized with CPAL circuits with the dual threshold CMOS technique to reduce active leakage dissipations of the CPAL circuits. The analytical model for power-gating adiabatic circuits is constructed. Based on proposed model parameters, the energy overhead of the proposed power-gating scheme is analyzed in detail. A near-threshold 8-bit full adder based on the CPAL circuits with NCSU PDK 45nm technology is used to verify the proposed power-gating technique. Both active and sleep leakage dissipations are effectively reduced by using the powergating scheme and dual threshold CMOS technique. The results show that the proposed power-gating technique is suitable for the adiabatic units operating on near-threshold region. © Sila Science.
引用
下载
收藏
页码:323 / 326
相关论文
共 50 条
  • [31] Near-Threshold Computing and Minimum Supply Voltage of Single-Rail MCML Circuits
    Cao, Ruiping
    Hu, Jianping
    JOURNAL OF ELECTRICAL AND COMPUTER ENGINEERING, 2014, 2014
  • [32] Techniques of power-gating to kill sub-threshold leakage
    Long, Changbo
    Xiong, Jinjun
    Liu, Yongpan
    2006 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, 2006, : 952 - +
  • [33] Comparative Analysis of Ultra-Low Power Adiabatic Logics in Near-Threshold Regime
    Mal, Sandipta
    Podder, Anindita
    Chowdhury, Anirban
    Chanda, Manash
    PROCEEDINGS OF 2ND INTERNATIONAL CONFERENCE ON 2017 DEVICES FOR INTEGRATED CIRCUIT (DEVIC), 2017, : 664 - 669
  • [34] A Survey of Architectural Techniques for Near-Threshold Computing
    Mittal, Sparsh
    ACM JOURNAL ON EMERGING TECHNOLOGIES IN COMPUTING SYSTEMS, 2016, 12 (04)
  • [35] An Investigation for Leakage Reduction of Dual Transmission Gate Adiabatic Logic Circuits with Power-Gating Schemes in Scaled CMOS Processes
    Su, Li
    Zhang, Weiqiang
    Ye, Lifang
    Shi, Xuhua
    Hu, Jianping
    2010 INTERNATIONAL CONFERENCE ON INNOVATIVE COMPUTING AND COMMUNICATION AND 2010 ASIA-PACIFIC CONFERENCE ON INFORMATION TECHNOLOGY AND OCEAN ENGINEERING: CICC-ITOE 2010, PROCEEDINGS, 2010, : 290 - 293
  • [36] Near-Threshold Processor Design Techniques for Power-Constrained Computing Devices
    Zhou, Jun
    Kim, Tony Tae-Hyoung
    Lian, Yong
    2017 IEEE 12TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2017, : 920 - 923
  • [37] From Transistors to NEMS: Highly Efficient Power-Gating of CMOS Circuits
    Henry, Michael B.
    Nazhandali, Leyla
    ACM JOURNAL ON EMERGING TECHNOLOGIES IN COMPUTING SYSTEMS, 2012, 8 (01)
  • [38] Bi-directional Input/Output Circuits with Integrated Level Shifters for Near-threshold Computing
    Hossain, M. D. Shazzad
    Savidis, Ioannis
    2017 IEEE 60TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2017, : 1240 - 1243
  • [39] Can Subthreshold and Near-Threshold Circuits Go Mainstream?
    Calhoun, Benton H.
    Brooks, David
    IEEE MICRO, 2010, 30 (04) : 80 - 84
  • [40] Modeling Soft Error Propagation in Near-Threshold Combinational Circuits Using Neural Networks
    Hajian, Ali
    Safari, Saeed
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2019, 35 (03): : 401 - 412