Modeling and optimization of power-gating adiabatic circuits for near-threshold computing

被引:0
|
作者
Hu, Jianping [1 ]
Chen, Qi [1 ]
机构
[1] Institute of Circuits and System, Ningbo University, Ningbo 315211, China
关键词
Logic circuits;
D O I
暂无
中图分类号
学科分类号
摘要
A power-gating scheme and its optimization for near-threshold operating of adiabatic circuits are addressed in this paper. CPAL (Complementary pass-transistor logic) circuits are used as the fourphase power-gating switches to reduce the sleep leakage dissipations of the adiabatic circuits. The power-gated logic blocks are realized with CPAL circuits with the dual threshold CMOS technique to reduce active leakage dissipations of the CPAL circuits. The analytical model for power-gating adiabatic circuits is constructed. Based on proposed model parameters, the energy overhead of the proposed power-gating scheme is analyzed in detail. A near-threshold 8-bit full adder based on the CPAL circuits with NCSU PDK 45nm technology is used to verify the proposed power-gating technique. Both active and sleep leakage dissipations are effectively reduced by using the powergating scheme and dual threshold CMOS technique. The results show that the proposed power-gating technique is suitable for the adiabatic units operating on near-threshold region. © Sila Science.
引用
下载
收藏
页码:323 / 326
相关论文
共 50 条
  • [41] Modeling Soft Error Propagation in Near-Threshold Combinational Circuits Using Neural Networks
    Ali Hajian
    Saeed Safari
    Journal of Electronic Testing, 2019, 35 : 401 - 412
  • [42] Near-Threshold Computing: Reclaiming Moore's Law Through Energy Efficient Integrated Circuits
    Dreslinski, Ronald G.
    Wieckowski, Michael
    Blaauw, David
    Sylvester, Dennis
    Mudge, Trevor
    PROCEEDINGS OF THE IEEE, 2010, 98 (02) : 253 - 266
  • [43] Power-Clock-Gating in adiabatic Logic Circuits
    Teichmann, Ph
    Fischer, J.
    Amirante, E.
    Schmitt-Landsiedel, D.
    ADVANCES IN RADIO SCIENCE, 2006, 4 (275-280) : 275 - 280
  • [44] Power-clock gating in adiabatic logic circuits
    Teichmann, P
    Fischer, J
    Henzler, S
    Amirante, E
    Schmitt-Landsiedel, D
    INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2005, 3728 : 638 - 646
  • [45] On quantifying the figures of merit of power-gating for leakage power minimization in nanometer CMOS circuits
    Sathanur, A.
    Calimera, A.
    Pullini, A.
    Benini, L.
    Macii, A.
    Macii, E.
    Poncino, M.
    PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10, 2008, : 2761 - +
  • [46] Accordion: Toward Soft Near-Threshold Voltage Computing
    Karpuzcu, Ulya R.
    Akturk, Ismail
    Kim, Nam Sung
    2014 20TH IEEE INTERNATIONAL SYMPOSIUM ON HIGH PERFORMANCE COMPUTER ARCHITECTURE (HPCA-20), 2014, : 72 - 83
  • [47] Assessing the Performance Limits of Parallelized Near-Threshold Computing
    Pinckney, Nathaniel
    Sewell, Korey
    Dreslinski, Ronald G.
    Fick, David
    Mudge, Trevor
    Sylvester, Dennis
    Blaauw, David
    2012 49TH ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2012, : 1143 - 1148
  • [48] Prospects of Near-Threshold Voltage Design for Green Computing
    Khare, Surhud
    Jain, Shailendra
    2013 26TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2013 12TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID), 2013, : LXXIII - LXXIV
  • [49] Near-Threshold Sequential Circuits Using Improved Clocked Adiabatic Logic in 45nm CMOS Processes
    Ni Haiyan
    Hu Jianping
    2011 IEEE 54TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2011,
  • [50] Selecting the Optimal Energy Point in Near-Threshold Computing
    Salamin, Sami
    Amrouch, Hussam
    Henkel, Joerg
    2019 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2019, : 1691 - 1696