Efficient Ternary Logic Circuits Optimized by Ternary Arithmetic Algorithms

被引:6
|
作者
Zhao, Guangchao [1 ,2 ]
Zeng, Zhiwei [3 ]
Wang, Xingli [2 ]
Qoutb, Abdelrahman G. [4 ]
Coquet, Philippe [2 ,5 ]
Friedman, Eby G. [4 ]
Tay, Beng Kang [1 ,2 ]
Huang, Mingqiang [3 ]
机构
[1] Nanyang Technol Univ, Ctr Micro & Nanoelect CMNE, Sch Elect & Elect Engn, Singapore 639798, Singapore
[2] Nanyang Technol Univ, CNRS Int NTU THALES Res Alliance CINTRA, UMI 3288, Singapore 639798, Singapore
[3] Chinese Acad Sci, Shenzhen Inst Adv Technol, Shenzhen 518055, Peoples R China
[4] Univ Rochester, Dept Elect & Comp Engn, Rochester, NY 14627 USA
[5] Univ Lille, Inst Elect Microelect & Nanotechnol IEMN, CNRS UMR 8520, F-59000 Lille, France
基金
中国国家自然科学基金;
关键词
Multi-valued logic; ternary arithmetic circuits; ternary adders; ternary multipliers; CMOS based ternary logic; FIELD-EFFECT TRANSISTORS; HIGH-PERFORMANCE; SYNTHESIS METHODOLOGY; DESIGN; ADDER;
D O I
10.1109/TETC.2023.3321050
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Multi-valued logic (MVL) circuits, especially the ternary logic circuits, have attracted great attention in recent years due to their higher information density than binary logic systems. However, the basic construction method for MVL circuit standard cells and the CMOS fabrication possibility/compatibility issues are still to be addressed. In this work, we propose various ternary arithmetic circuits (adders and multipliers) with embedded ternary arithmetic algorithms to improve the efficiency. First, ternary cycling gates are designed to optimize both the arithmetic algorithms and logic circuits of ternary adders. Second, optimized ternary Boolean truth table is used to simplify the circuit complexity. Third, high-speed ternary Wallace tree multipliers are implemented with task dividing policy. Significant improvements in propagation delay and power-delay-product (PDP) have been achieved as compared with previous works. In particular, the ternary full adder shows 11 aJ PDP at 0.5 GHz, which is the best result among all the reported works using the same simulation platform. And an average PDP improvement of 36.8% in the ternary multiplier is also achieved. Furthermore, the proposed methods have been successfully explored using standard CMOS 180nm silicon devices, indicating its great potential for the practical application of ternary computing in the near future.
引用
收藏
页码:826 / 839
页数:14
相关论文
共 50 条
  • [31] Logic Synthesis of Ternary Quantum Circuits with Minimal Qutrits
    Li, Xiaoyu
    Yang, Guowu
    Zheng, Desheng
    JOURNAL OF COMPUTERS, 2013, 8 (08) : 1941 - 1946
  • [32] A Transfer Function Model for Ternary Switching Logic Circuits
    Thornton, Mitchell A.
    2013 IEEE 43RD INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC (ISMVL 2013), 2013, : 103 - 108
  • [33] Design of ternary logic gates and circuits using GNRFETs
    Madhuri, Badugu Divya
    Sunithamani, Subramani
    IET CIRCUITS DEVICES & SYSTEMS, 2020, 14 (07) : 972 - 979
  • [34] A Logic Synthesis Methodology for Low-Power Ternary Logic Circuits
    Kim, Sunmean
    Lee, Sung-Yun
    Park, Sunghye
    Kim, Kyung Rok
    Kang, Seokhyeong
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2020, 67 (09) : 3138 - 3151
  • [35] Fast Arithmetic Using Signed Digit Numbers and Ternary Logic
    Saxena, Rakesh Kumar
    Sharma, Neelam
    Wadhwani, A. K.
    MODELLING OF ENGINEERING AND TECHNOLOGICAL PROBLEMS, 2009, 1146 : 488 - +
  • [36] High-Efficient Circuits for Ternary Addition
    Mirzaee, Reza Faghih
    Navi, Keivan
    Bagherzadeh, Nader
    VLSI DESIGN, 2014,
  • [37] Carbon Nanotube and Resistive Random Access Memory Based Unbalanced Ternary Logic Gates and Basic Arithmetic Circuits
    Zahoor, Furqan
    Zulkifli, Tun Zainal Azni
    Day, Farooq Ahmad Khan
    Murad, Sohiful Anuar Zainol
    IEEE ACCESS, 2020, 8 : 104701 - 104717
  • [38] Extreme Low Power Technology using Ternary Arithmetic Logic Circuits via Drastic Interconnect Length Reduction
    Kim, Kiyung
    Kim, Sunmean
    Lee, Yongsu
    Kim, Daeyeon
    Kim, So-Young
    Kang, Seokhyeong
    Lee, Byoung Hun
    2020 IEEE 50TH INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC (ISMVL 2020), 2020, : 155 - 158
  • [39] An Efficient Synthesis Method for Ternary Reversible Logic
    Basu, Saikat
    Mandal, Sudhindu Bikash
    Chakrabarti, Amlan
    Sur-Kolay, Susmita
    2016 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2016, : 2306 - 2309
  • [40] TERNARY ARITHMETIC UNIT
    HALPERN, I
    YOELI, M
    PROCEEDINGS OF THE INSTITUTION OF ELECTRICAL ENGINEERS-LONDON, 1968, 115 (10): : 1385 - &