Efficient Ternary Logic Circuits Optimized by Ternary Arithmetic Algorithms

被引:6
|
作者
Zhao, Guangchao [1 ,2 ]
Zeng, Zhiwei [3 ]
Wang, Xingli [2 ]
Qoutb, Abdelrahman G. [4 ]
Coquet, Philippe [2 ,5 ]
Friedman, Eby G. [4 ]
Tay, Beng Kang [1 ,2 ]
Huang, Mingqiang [3 ]
机构
[1] Nanyang Technol Univ, Ctr Micro & Nanoelect CMNE, Sch Elect & Elect Engn, Singapore 639798, Singapore
[2] Nanyang Technol Univ, CNRS Int NTU THALES Res Alliance CINTRA, UMI 3288, Singapore 639798, Singapore
[3] Chinese Acad Sci, Shenzhen Inst Adv Technol, Shenzhen 518055, Peoples R China
[4] Univ Rochester, Dept Elect & Comp Engn, Rochester, NY 14627 USA
[5] Univ Lille, Inst Elect Microelect & Nanotechnol IEMN, CNRS UMR 8520, F-59000 Lille, France
基金
中国国家自然科学基金;
关键词
Multi-valued logic; ternary arithmetic circuits; ternary adders; ternary multipliers; CMOS based ternary logic; FIELD-EFFECT TRANSISTORS; HIGH-PERFORMANCE; SYNTHESIS METHODOLOGY; DESIGN; ADDER;
D O I
10.1109/TETC.2023.3321050
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Multi-valued logic (MVL) circuits, especially the ternary logic circuits, have attracted great attention in recent years due to their higher information density than binary logic systems. However, the basic construction method for MVL circuit standard cells and the CMOS fabrication possibility/compatibility issues are still to be addressed. In this work, we propose various ternary arithmetic circuits (adders and multipliers) with embedded ternary arithmetic algorithms to improve the efficiency. First, ternary cycling gates are designed to optimize both the arithmetic algorithms and logic circuits of ternary adders. Second, optimized ternary Boolean truth table is used to simplify the circuit complexity. Third, high-speed ternary Wallace tree multipliers are implemented with task dividing policy. Significant improvements in propagation delay and power-delay-product (PDP) have been achieved as compared with previous works. In particular, the ternary full adder shows 11 aJ PDP at 0.5 GHz, which is the best result among all the reported works using the same simulation platform. And an average PDP improvement of 36.8% in the ternary multiplier is also achieved. Furthermore, the proposed methods have been successfully explored using standard CMOS 180nm silicon devices, indicating its great potential for the practical application of ternary computing in the near future.
引用
收藏
页码:826 / 839
页数:14
相关论文
共 50 条
  • [41] Design of Quad-Edge-Triggered Sequential Logic Circuits for Ternary Logic
    Kim, Sunmean
    Lee, Sung-Yun
    Park, Sunghye
    Kang, Seokhyeong
    2019 IEEE 49TH INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC (ISMVL), 2019, : 37 - 42
  • [42] Null Convention Logic Circuits Using Balanced Ternary on SOI
    Andrawes, Sameh
    Beckett, Paul
    PROCEEDINGS OF THE 2011 2ND INTERNATIONAL CONGRESS ON COMPUTER APPLICATIONS AND COMPUTATIONAL SCIENCE, VOL 2, 2012, 145 : 89 - 97
  • [43] A Synthesis Methodology for Ternary Logic Circuits in Emerging Device Technologies
    Srinivasu, B.
    Sridharan, K.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2017, 64 (08) : 2146 - 2159
  • [44] 2:1 Multiplexer Based Design for Ternary Logic Circuits
    Vudadha, Chetan
    Katragadda, Sowmya
    Phaneendra, Sai P.
    2013 IEEE ASIA PACIFIC CONFERENCE ON POSTGRADUATE RESEARCH IN MICROELECTRONICS & ELECTRONICS (PRIMEASIA), 2013, : 46 - 51
  • [45] SWITCHED-CURRENT CMOS TERNARY LOGIC-CIRCUITS
    SHOUSHA, AHM
    INTERNATIONAL JOURNAL OF ELECTRONICS, 1995, 79 (05) : 617 - 625
  • [46] Synthesis of Ternary Logic Circuits Using 2:1 Multiplexers
    Vudadha, Chetan
    Surya, Ajay
    Agrawal, Saurabh
    Srinivas, M. B.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2018, 65 (12) : 4313 - 4325
  • [47] CURRENT-MODE CIRCUITS FOR TERNARY-LOGIC REALISATION
    DUNDERDALE, H
    ELECTRONICS LETTERS, 1969, 5 (23) : 575 - +
  • [48] TRANSISTOR-TUNNEL-DIODE TERNARY-LOGIC CIRCUITS
    RYAN, WD
    MADANY, H
    ELECTRONICS LETTERS, 1968, 4 (07) : 127 - &
  • [49] A useful application of CMOS ternary logic to the realisation of asynchronous circuits
    Mariani, R
    Roncella, R
    Saletti, R
    Terreni, P
    27TH INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC - 1997 PROCEEDINGS, 1997, : 203 - 208
  • [50] Efficient computation of fixed polarity arithmetic expansions for ternary functions
    Falkowski, Bogdan J.
    Lozano, Cicilia C.
    Rahardja, Susanto
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 2409 - 2412