LLD: Lightweight Latency Decrease Scheme of LDPC Hard Decision Decoding for 3-D TLC NAND Flash Memory

被引:0
|
作者
Wei, Debao [1 ]
Wang, Yongchao [1 ]
Feng, Hua [2 ,3 ]
Xiang, Huqi [1 ]
Qiao, Liyan [1 ]
机构
[1] Harbin Inst Technol, Sch Elect & Informat Engn, Harbin 150080, Peoples R China
[2] Chinese Acad Sci, Inst Microelect, Beijing 100029, Peoples R China
[3] Univ Chinese Acad Sci, Sch Elect Elect & Commun Engn, Beijing 100049, Peoples R China
关键词
Flash memories; Decoding; Iterative decoding; Reliability; Optimization; Data models; Threshold voltage; NAND flash memory; LDPC codes; hard decision level; iteration; DESIGN; READ; PERFORMANCE;
D O I
10.1109/TCSI.2024.3438789
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The low-density parity-check code (LDPC) has been widely used to significantly enhance the reliability of 3-D NAND flash memory. However, in cases where the raw bit error rate (RBER) of the data is high, it not only demands more sense levels but also requires a large number of iterations, leading to a notable read latency issue. To mitigate this challenge, this paper introduces an innovative lightweight latency decrease (LLD) scheme. Initially, by examining the correlation between the number of iterations and the hard decision level (HDL), a functional model that encapsulates the relationship between iteration and offset is established. Building upon this model, the all-wordlines latency decrease (AWLD) scheme is proposed. In an effort to further decrease latency, an in-depth analysis of the similarities among different wordlines within a flash memory block is conducted, leading to the development of an optimized one-wordline lightweight latency decrease (OWLLD) scheme. For scenarios involving random reading of small data volumes, the interplay between function models of various overlapping regions is delved into, which ultimately results in the proposal of a further optimized one-page lightweight latency decrease (OPLLD) scheme. Experimental findings reveal that the OPLLD scheme can enhance the iterative performance of LDPC by up to 94.63% and reduce latency by up to 66.89 % compared to traditional algorithms, while incurring minimal storage and computational overhead. This clearly indicates that the proposed scheme substantially enhances the read latency performance of LDPC in flash memory.
引用
收藏
页码:4611 / 4623
页数:13
相关论文
共 50 条
  • [31] Rate-0.96 LDPC Decoding VLSI for Soft-Decision Error Correction of NAND Flash Memory
    Kim, Jonghong
    Sung, Wonyong
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2014, 22 (05) : 1004 - 1015
  • [32] A Scalable Bidimensional Randomization Scheme for TLC 3D NAND Flash Memories
    Favalli, Michele
    Zambelli, Cristian
    Marelli, Alessia
    Micheloni, Rino
    Olivo, Piero
    MICROMACHINES, 2021, 12 (07)
  • [33] Monitor Units Assisted LDPC Decoding Algorithm based on Page BER Variation of 3D NAND Flash Memory
    Zhang, Bo
    Wang, Qi
    Wang, Xianliang
    Yu, Xiaolei
    Li, Qianhui
    He, Jing
    Huo, Zongliang
    Ye, Tianchun
    MICROELECTRONICS RELIABILITY, 2023, 147
  • [34] Characterization and Analysis of Bit Errors in 3D TLC NAND Flash Memory
    Papandreou, Nikolaos
    Pozidis, Haralampos
    Parnell, Thomas
    Ioannou, Nikolas
    Pletka, Roman
    Tomic, Sasa
    Breen, Patrick
    Tressler, Gary
    Fry, Aaron
    Fisher, Timothy
    2019 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM (IRPS), 2019,
  • [35] Bidirectional Precharge and Negative Bias Scheme for Program Disturbance Suppression in 3-D NAND Flash Memory
    Nam, Kihoon
    Park, Chanyang
    Kim, Donghyun
    Lee, Seonhaeng
    Lee, Namhyun
    Baek, Rock-Hyun
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2023, 70 (12) : 6313 - 6317
  • [36] Novel Dummy Cell Programming Scheme to Improve Retention Characteristics in 3-D NAND Flash Memory
    Kim, Donghwi
    Yoon, Gilsang
    Go, Donghyun
    Park, Jounghun
    Kim, Jungsik
    Lee, Jeong-Soo
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2024, 71 (08) : 4644 - 4648
  • [37] ALCod: Adaptive LDPC Coding for 3-D NAND Flash Memory Using Inter-Layer RBER Variation
    Zhang, Meng
    Zhang, Xiaoyi
    Wu, Fei
    Tao, Kai
    Zhu, Feng
    Li, Shu
    Zhao, Yahui
    Xie, Changsheng
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2023, 69 (04) : 1068 - 1081
  • [38] Predictive Modeling of Channel Potential in 3-D NAND Flash Memory
    Kim, Yoon
    Kang, Myounggon
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2014, 61 (11) : 3901 - 3904
  • [39] Improvement of memory performance of 3-D NAND flash memory with retrograde channel doping
    Gupta, Deepika
    Upadhyay, Abhishek Kumar
    Beohar, Ankur
    Vishvakarma, Santosh Kumar
    Memories - Materials, Devices, Circuits and Systems, 2023, 4
  • [40] LVDE: A Lightweight Threshold Voltage Distribution Estimation Strategy for High-Performance 3-D Nand Flash Memory
    Piao, Zhelong
    Wei, Debao
    Xiang, Huqi
    Qiao, Liyan
    Peng, Xiyuan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2025,