LLD: Lightweight Latency Decrease Scheme of LDPC Hard Decision Decoding for 3-D TLC NAND Flash Memory

被引:0
|
作者
Wei, Debao [1 ]
Wang, Yongchao [1 ]
Feng, Hua [2 ,3 ]
Xiang, Huqi [1 ]
Qiao, Liyan [1 ]
机构
[1] Harbin Inst Technol, Sch Elect & Informat Engn, Harbin 150080, Peoples R China
[2] Chinese Acad Sci, Inst Microelect, Beijing 100029, Peoples R China
[3] Univ Chinese Acad Sci, Sch Elect Elect & Commun Engn, Beijing 100049, Peoples R China
关键词
Flash memories; Decoding; Iterative decoding; Reliability; Optimization; Data models; Threshold voltage; NAND flash memory; LDPC codes; hard decision level; iteration; DESIGN; READ; PERFORMANCE;
D O I
10.1109/TCSI.2024.3438789
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The low-density parity-check code (LDPC) has been widely used to significantly enhance the reliability of 3-D NAND flash memory. However, in cases where the raw bit error rate (RBER) of the data is high, it not only demands more sense levels but also requires a large number of iterations, leading to a notable read latency issue. To mitigate this challenge, this paper introduces an innovative lightweight latency decrease (LLD) scheme. Initially, by examining the correlation between the number of iterations and the hard decision level (HDL), a functional model that encapsulates the relationship between iteration and offset is established. Building upon this model, the all-wordlines latency decrease (AWLD) scheme is proposed. In an effort to further decrease latency, an in-depth analysis of the similarities among different wordlines within a flash memory block is conducted, leading to the development of an optimized one-wordline lightweight latency decrease (OWLLD) scheme. For scenarios involving random reading of small data volumes, the interplay between function models of various overlapping regions is delved into, which ultimately results in the proposal of a further optimized one-page lightweight latency decrease (OPLLD) scheme. Experimental findings reveal that the OPLLD scheme can enhance the iterative performance of LDPC by up to 94.63% and reduce latency by up to 66.89 % compared to traditional algorithms, while incurring minimal storage and computational overhead. This clearly indicates that the proposed scheme substantially enhances the read latency performance of LDPC in flash memory.
引用
收藏
页码:4611 / 4623
页数:13
相关论文
共 50 条
  • [21] CHARACTERIZATION OF RELIABILITY IN 3-D NAND FLASH MEMORY
    Lee, Jong-Ho
    Joe, Sung-Min
    Kang, Ho-Jung
    2014 12TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2014,
  • [22] BeLDPC: Bit Errors Aware Adaptive Rate LDPC Codes for 3D TLC NAND Flash Memory
    Zhang, Meng
    Wu, Fei
    Yu, Qin
    Liu, Weihua
    Cui, Lanlan
    Zhao, Yahui
    Xie, Changsheng
    PROCEEDINGS OF THE 2020 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE 2020), 2020, : 302 - 305
  • [23] A Novel Program Operation Scheme With Negative Bias in 3-D NAND Flash Memory
    Sim, Jae-Min
    Kang, Myounggon
    Song, Yun-Heub
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2021, 68 (12) : 6112 - 6117
  • [24] Low-Complexity Detection and Decoding Scheme for LDPC-Coded MLC NAND Flash Memory
    Lin, Xusheng
    Han, Guojun
    Ouyang, Shijie
    Li, Yanfu
    Fang, Yi
    CHINA COMMUNICATIONS, 2018, 15 (06) : 58 - 67
  • [25] A joint-LDPC decoding scheme based on retention error characteristics for MLC NAND flash memory
    Wei, Debao
    Deng, Libao
    Hao, Mengqi
    Qiao, Liyan
    Peng, Xiyuan
    MICROPROCESSORS AND MICROSYSTEMS, 2018, 60 : 65 - 76
  • [26] Low-Complexity Detection and Decoding Scheme for LDPC-Coded MLC NAND Flash Memory
    Xusheng Lin
    Guojun Han
    Shijie Ouyang
    Yanfu Li
    Yi Fang
    中国通信, 2018, 15 (06) : 58 - 67
  • [27] Exploiting Binary Equilibrium for Efficient LDPC Decoding in 3D NAND Flash
    Hsu, Hsiang-Sen
    Chang, Li-Pin
    2022 IEEE 28TH INTERNATIONAL CONFERENCE ON EMBEDDED AND REAL-TIME COMPUTING SYSTEMS AND APPLICATIONS (RTCSA 2022), 2022, : 113 - 119
  • [28] VaLLR: Threshold Voltage Distribution Aware LLR Optimization to Improve LDPC Decoding Performance for 3D TLC NAND Flash
    Cui, Lanlan
    Wu, Fei
    Liu, Xiaojian
    Zhang, Meng
    Xie, Changsheng
    2019 IEEE 37TH INTERNATIONAL CONFERENCE ON COMPUTER DESIGN (ICCD 2019), 2019, : 668 - 671
  • [29] Improved ISPP scheme for narrow threshold voltage distribution in 3-D NAND flash memory
    Yang, Giho
    Park, Chanyang
    Nam, Kihoon
    Kim, Donghyun
    Park, Min Sang
    Baek, Rock-Hyun
    SOLID-STATE ELECTRONICS, 2023, 202
  • [30] Quantization and Reliability-Aware Iterative Majority-Logic Decoding algorithm for LDPC code in TLC NAND Flash Memory
    Kong, Lingjun
    Wen, Haying
    Han, Guojun
    Zhao, Shengmei
    Jiang, Ming
    Zhao, Chunming
    2016 8TH INTERNATIONAL CONFERENCE ON WIRELESS COMMUNICATIONS & SIGNAL PROCESSING (WCSP), 2016,