Dynamic Power Saving for CMOS Circuits

被引:0
|
作者
Yeap, Kim Ho [1 ]
Ng, Len Luet [2 ]
Mazlan, Ahmad Uzair [1 ]
Loh, Siu Hong [1 ]
Tshai, Kim Hoe [1 ]
机构
[1] Univ Tunku Abdul Rahman, Fac Engn & Green Technol, Kampar 31900, Malaysia
[2] Intel Microelect Sdn Bhd, Bayan Lepas Free Ind Zone Phase 3, Halaman Kampung Jawa 11900, Penang, Malaysia
来源
JURNAL KEJURUTERAAN | 2024年 / 36卷 / 04期
关键词
Power consumption; logic restructuring; clock gating; counter; frequency division;
D O I
10.17576/jkukm-2024-36(4)-06
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
With more functionalities being integrated into a microchip today, higher processing power is drawn. As a result of this, clock and logic power consumption has turned out to be a critical issue to be coped with by chip designers. In this paper, we present various power-saving approaches employed in complementary metal oxide semiconductor (CMOS) circuit designs. The approaches involve restructuring the logic circuits, performing clock gating, and selecting the appropriate circuits for counters and frequency divisions. In order to show their efficacies in power optimization, the approaches were applied to a phase-locked loop (PLL), clock divider (CD), full adder (FA), counter, arithmetic logic unit (ALU), and microprocessor without interlocked pipelined stages (MIPS) circuits and validated using Intel Quartus Prime Lite and Mentor Graphics Modelsim. The following conclusions can be drawn from the results: Firstly, the efficacy of minimizing power dissipation using logic restructuring is found to be in direct proportion with the rate of the switching activity (SA); secondly, a maximum of 3.5% of thermal power dissipation can be saved using clock gating; thirdly, gray counters give the lowest power consumption; and, finally, the thermal power estimation for the phase-locked loop (PLL) is relatively higher than that for the clock divider (CD) when both of them are implemented for dividing frequencies.
引用
收藏
页码:1399 / 1407
页数:9
相关论文
共 50 条
  • [21] Low power CMOS circuits with clocked power
    Wu, XW
    Pedram, M
    2000 IEEE ASIA-PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS: ELECTRONIC COMMUNICATION SYSTEMS, 2000, : 513 - 516
  • [22] A power supply circuit recycling charge in adiabatic dynamic CMOS logic circuits
    Ezaki, D
    Hashizume, M
    Yotsuyanagi, H
    Tamesada, T
    DELTA 2004: SECOND IEEE INTERNATIONAL WORKSHOP ON ELECTRONIC DESIGN, TEST APPLICATIONS, PROCEEDINGS, 2004, : 306 - 311
  • [23] CMOS Saturated Power Amplifier With Dynamic Auxiliary Circuits for Optimized Envelope Tracking
    Jin, Sangsu
    Moon, Kyunghoon
    Park, Byungjoon
    Kim, Jooseung
    Cho, Yunsung
    Jin, Hadong
    Kim, Dongsu
    Kwon, Myeongju
    Kim, Bumman
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2014, 62 (12) : 3425 - 3435
  • [24] Algorithms for Estimating Number of Glitches and Dynamic Power in CMOS Circuits with Delay Variations
    Alexander, Jins D.
    Agrawal, Vishwani D.
    2009 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, 2009, : 127 - 132
  • [25] Logical effort based dynamic power estimation and optimization of static CMOS circuits
    Kabbani, A.
    INTEGRATION-THE VLSI JOURNAL, 2010, 43 (03) : 279 - 288
  • [26] CURRENT TESTING IN DYNAMIC CMOS CIRCUITS
    FIGUERAS, J
    RENOVELL, M
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 1995, 6 (01): : 127 - 131
  • [27] NOISE IN DIGITAL DYNAMIC CMOS CIRCUITS
    LARSSON, P
    SVENSSON, C
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1994, 29 (06) : 655 - 662
  • [28] Accurate power estimation for CMOS circuits
    Shiue, WT
    IEEE REGION 10 INTERNATIONAL CONFERENCE ON ELECTRICAL AND ELECTRONIC TECHNOLOGY, VOLS 1 AND 2, 2001, : 829 - 833
  • [29] Peak power estimation for CMOS circuits
    Kuang, JS
    Niu, XY
    He, HZ
    Min, YH
    7TH WORLD MULTICONFERENCE ON SYSTEMICS, CYBERNETICS AND INFORMATICS, VOL XV, PROCEEDINGS: COMMUNICATION, CONTROL, SIGNAL AND OPTICS, TECHNOLOGIES AND APPLICATIONS, 2003, : 322 - 325
  • [30] Integrating Clock Gating and Power Gating for Combined Dynamic and Leakage Power Optimization in Digital CMOS Circuits
    Macii, E.
    Bolzani, L.
    Calimera, A.
    Macii, A.
    Poncino, M.
    11TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN - ARCHITECTURES, METHODS AND TOOLS : DSD 2008, PROCEEDINGS, 2008, : 298 - 303