Dynamic Power Saving for CMOS Circuits

被引:0
|
作者
Yeap, Kim Ho [1 ]
Ng, Len Luet [2 ]
Mazlan, Ahmad Uzair [1 ]
Loh, Siu Hong [1 ]
Tshai, Kim Hoe [1 ]
机构
[1] Univ Tunku Abdul Rahman, Fac Engn & Green Technol, Kampar 31900, Malaysia
[2] Intel Microelect Sdn Bhd, Bayan Lepas Free Ind Zone Phase 3, Halaman Kampung Jawa 11900, Penang, Malaysia
来源
JURNAL KEJURUTERAAN | 2024年 / 36卷 / 04期
关键词
Power consumption; logic restructuring; clock gating; counter; frequency division;
D O I
10.17576/jkukm-2024-36(4)-06
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
With more functionalities being integrated into a microchip today, higher processing power is drawn. As a result of this, clock and logic power consumption has turned out to be a critical issue to be coped with by chip designers. In this paper, we present various power-saving approaches employed in complementary metal oxide semiconductor (CMOS) circuit designs. The approaches involve restructuring the logic circuits, performing clock gating, and selecting the appropriate circuits for counters and frequency divisions. In order to show their efficacies in power optimization, the approaches were applied to a phase-locked loop (PLL), clock divider (CD), full adder (FA), counter, arithmetic logic unit (ALU), and microprocessor without interlocked pipelined stages (MIPS) circuits and validated using Intel Quartus Prime Lite and Mentor Graphics Modelsim. The following conclusions can be drawn from the results: Firstly, the efficacy of minimizing power dissipation using logic restructuring is found to be in direct proportion with the rate of the switching activity (SA); secondly, a maximum of 3.5% of thermal power dissipation can be saved using clock gating; thirdly, gray counters give the lowest power consumption; and, finally, the thermal power estimation for the phase-locked loop (PLL) is relatively higher than that for the clock divider (CD) when both of them are implemented for dividing frequencies.
引用
收藏
页码:1399 / 1407
页数:9
相关论文
共 50 条
  • [41] Detecting bridging faults in dynamic CMOS circuits
    Chang, JTY
    McCluskey, EJ
    IEEE INTERNATIONAL WORKSHOP ON IDDQ TESTING, DIGEST OF PAPERS, 1997, : 106 - 109
  • [42] Dynamic current testing for CMOS domino circuits
    Nazer, Anis
    Chehab, Ali
    Kayssi, Ayman
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2008, 95 (06) : 577 - 592
  • [43] Noise Immunity Improvement in Dynamic CMOS Circuits
    Khare, Kavita
    Ambulker, Sunanda
    INTERNATIONAL CONFERENCE ON METHODS AND MODELS IN SCIENCE AND TECHNOLOGY (ICM2ST-10), 2010, 1324 : 377 - 380
  • [44] Transient current testing of dynamic CMOS circuits
    Aaraj, N
    Nazer, A
    Chehab, A
    Kayssi, A
    19TH IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI SYSTEMS, PROCEEDINGS, 2004, : 264 - 271
  • [45] Efficient area minimization for dynamic CMOS circuits
    Basaran, B
    Rutenbar, RA
    PROCEEDINGS OF THE IEEE 1996 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 1996, : 505 - 508
  • [46] Static power model for CMOS and FPGA circuits
    Razzaq, Anas
    Ye, Andy
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2021, 15 (04): : 263 - 278
  • [47] Test power optimization techniques for CMOS circuits
    Luo, ZY
    Li, XW
    Li, HW
    Yang, SY
    Min, YH
    PROCEEDINGS OF THE 11TH ASIAN TEST SYMPOSIUM (ATS 02), 2002, : 332 - 337
  • [48] Measuring the weighted power of CMOS latching circuits
    Raic, D
    INFORMACIJE MIDEM-JOURNAL OF MICROELECTRONICS ELECTRONIC COMPONENTS AND MATERIALS, 1998, 28 (03): : 154 - 161
  • [49] Technique for reducing power consumption in CMOS circuits
    Girard, P
    Landrault, C
    Pravossoudovitch, S
    Severac, D
    ELECTRONICS LETTERS, 1997, 33 (06) : 485 - 486
  • [50] Multifractal Behavior of the Power Dissipation of CMOS Circuits
    Qiang, W.
    Cao, H.
    EDSSC: 2008 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS, 2008, : 41 - +