Dynamic Power Saving for CMOS Circuits

被引:0
|
作者
Yeap, Kim Ho [1 ]
Ng, Len Luet [2 ]
Mazlan, Ahmad Uzair [1 ]
Loh, Siu Hong [1 ]
Tshai, Kim Hoe [1 ]
机构
[1] Univ Tunku Abdul Rahman, Fac Engn & Green Technol, Kampar 31900, Malaysia
[2] Intel Microelect Sdn Bhd, Bayan Lepas Free Ind Zone Phase 3, Halaman Kampung Jawa 11900, Penang, Malaysia
来源
JURNAL KEJURUTERAAN | 2024年 / 36卷 / 04期
关键词
Power consumption; logic restructuring; clock gating; counter; frequency division;
D O I
10.17576/jkukm-2024-36(4)-06
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
With more functionalities being integrated into a microchip today, higher processing power is drawn. As a result of this, clock and logic power consumption has turned out to be a critical issue to be coped with by chip designers. In this paper, we present various power-saving approaches employed in complementary metal oxide semiconductor (CMOS) circuit designs. The approaches involve restructuring the logic circuits, performing clock gating, and selecting the appropriate circuits for counters and frequency divisions. In order to show their efficacies in power optimization, the approaches were applied to a phase-locked loop (PLL), clock divider (CD), full adder (FA), counter, arithmetic logic unit (ALU), and microprocessor without interlocked pipelined stages (MIPS) circuits and validated using Intel Quartus Prime Lite and Mentor Graphics Modelsim. The following conclusions can be drawn from the results: Firstly, the efficacy of minimizing power dissipation using logic restructuring is found to be in direct proportion with the rate of the switching activity (SA); secondly, a maximum of 3.5% of thermal power dissipation can be saved using clock gating; thirdly, gray counters give the lowest power consumption; and, finally, the thermal power estimation for the phase-locked loop (PLL) is relatively higher than that for the clock divider (CD) when both of them are implemented for dividing frequencies.
引用
收藏
页码:1399 / 1407
页数:9
相关论文
共 50 条
  • [31] Dynamic floating body control SOI CMOS circuits for power managed multimedia ULSIs
    Morishita, F
    Tsukude, M
    Arimoto, K
    PROCEEDINGS OF THE IEEE 1997 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 1997, : 263 - 266
  • [32] Power supply circuit for high speed operation of adiabatic dynamic CMOS logic circuits
    Hashizume, M
    Sato, M
    Yotsuyanagi, H
    Tamesada, T
    FIRST IEEE INTERNATION WORKSHOP ON ELECTRONIC DESIGN, TEST AND APPLICATIONS, PROCEEDINGS, 2002, : 459 - 461
  • [33] A high-speed and power efficient CMOS dynamic comparator for data converter circuits
    Brindha, K.
    Manjula, J.
    INTERNATIONAL JOURNAL OF NUMERICAL MODELLING-ELECTRONIC NETWORKS DEVICES AND FIELDS, 2024, 37 (04)
  • [34] Nanomechanical switches for power saving in CMOS applications
    Czaplewski, D. A.
    Kraus, G. M.
    Nordquist, C. D.
    ELECTRONICS LETTERS, 2009, 45 (11) : 550 - U34
  • [35] Power estimation and power noise analysis for CMOS circuits
    Deng, AC
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 1997, 7 (01) : 17 - 30
  • [36] Power estimation of CMOS circuits via power software
    Rodnunsky, NL
    Margala, M
    Durdle, NG
    UNIVERSITY AND INDUSTRY - PARTNERS IN SUCCESS, CONFERENCE PROCEEDINGS VOLS 1-2, 1998, : 149 - 152
  • [37] SAVING POWER IN CMOS SYSTEMS-DESIGN
    NIEWIERSKI, WJ
    CONTROL ENGINEERING, 1985, 32 (12) : 69 - 70
  • [38] The Applications of Power Integrated Circuits with Energy Saving
    Liang, Tsorng-Juu
    2015 International symposium on VLSI Design, Automation and Test (VLSI-DAT), 2015,
  • [39] A Dynamic Power Saving Mechanism
    Jemili, Imen
    Belghith, Abdelfettah
    Mosbah, Mohamed
    2009 GLOBAL INFORMATION INFRASTRUCTURE SYMPOSIUM (GIIS 2009), 2009, : 28 - +
  • [40] Dynamic current testing for cmos domino circuits
    Nazer, Anis
    Chehab, Al I.
    Kayssi, Ayman
    IEEE MWSCAS'06: PROCEEDINGS OF THE 2006 49TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II, 2006, : 259 - +