3-D Mesh-Based Optical Network-on-Chip for Multiprocessor System-on-Chip

被引:82
|
作者
Ye, Yaoyao [1 ]
Xu, Jiang [1 ]
Huang, Baihan [1 ]
Wu, Xiaowen [1 ]
Zhang, Wei [2 ]
Wang, Xuan [1 ]
Nikdast, Mahdi [1 ]
Wang, Zhehui [1 ]
Liu, Weichen [1 ]
Wang, Zhe [1 ]
机构
[1] Hong Kong Univ Sci & Technol, Dept Elect & Comp Engn, Kowloon, Hong Kong, Peoples R China
[2] Nanyang Technol Univ, Sch Comp Engn, Singapore 639798, Singapore
关键词
3-D; floorplan; mesh; multiprocessor; optical network-on-chip; optical router; ROUTER; INTERCONNECT; TRANSCEIVER;
D O I
10.1109/TCAD.2012.2228739
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Optical networks-on-chip (ONoCs) are emerging communication architectures that can potentially offer ultrahigh communication bandwidth and low latency to multiprocessor systems-on-chip (MPSoCs). In addition to ONoC architectures, 3-D integrated technologies offer an opportunity to continue performance improvements with higher integration densities. In this paper, we present a 3-D mesh-based ONoC for MPSoCs, and new low-cost nonblocking 4 x 4, 5 x 5, 6 x 6, and 7 x 7 optical routers for dimension-order routing in the 3-D mesh-based ONoC. Besides, we propose an optimized floorplan for the 3-D mesh-based ONoC. The floorplan follows the regular 3-D mesh topology but implements all optical routers in a single optical layer. The floorplan is optimized to minimize the number of extra waveguide crossings caused when merging the 3-D ONoC to one optical layer. Based on a set of real applications and uniform traffic pattern, we develop a SystemC-based cycle-accurate NoC simulator and compare the 3-D mesh-based ONoC with the matched 2-D mesh-based ONoC and 2-D electronic NoC for performance and energy efficiency. Additionally, we quantitatively analyze thermal effects on the 3-D 8 x 8 x 2 mesh-based ONoC.
引用
收藏
页码:584 / 596
页数:13
相关论文
共 50 条
  • [31] A UML for a multiprocessor system-on-chip
    Bique, Stephen
    [J]. WMSCI 2006: 10TH WORLD MULTI-CONFERENCE ON SYSTEMICS, CYBERNETICS AND INFORMATICS, VOL IV, PROCEEDINGS, 2006, : 218 - 223
  • [32] Network-on-Chip virtualization in Chip-Multiprocessor Systems
    Trivino, Francisco
    Sanchez, Jose L.
    Alfaro, Francisco J.
    Flich, Jose
    [J]. JOURNAL OF SYSTEMS ARCHITECTURE, 2012, 58 (3-4) : 126 - 139
  • [33] A Novel Optical Mesh Network-on-Chip for Gigascale Systems-on-Chip
    Gu, Huaxi
    Xu, Jiang
    Wang, Zheng
    [J]. 2008 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2008), VOLS 1-4, 2008, : 1728 - +
  • [34] An Innovative Fault-Tolerant Method for 2-D Mesh-Based Network-on-Chip Routing
    Mohtashamzadeh, Mehdi
    Momeni, Ladan
    Rezazadeh, Arshin
    [J]. UKSIM FIFTH EUROPEAN MODELLING SYMPOSIUM ON COMPUTER MODELLING AND SIMULATION (EMS 2011), 2011, : 339 - 343
  • [35] Routing Techniques in Network-On-Chip Based Multiprocessor-System-on-Chip for IOT: A Systematic Review
    Muhsen, Yousif Raad
    Husin, Nor Azura
    Zolkepli, Maslina Binti
    Manshor, Noridayu
    Al-Hchaimi, Ahmed Abbas Jasim
    Albahri, A.S.
    [J]. Iraqi Journal for Computer Science and Mathematics, 2024, 5 (01): : 181 - 204
  • [36] Architecture, On-Chip Network and Programming Interface Concept for Multiprocessor System-on-Chip
    Samman, Faisal Arya
    Dollak, Bjoern
    Antoni, Jonatan
    Hollstein, Thomas
    [J]. 2016 INTERNATIONAL CONFERENCE ON SMART GREEN TECHNOLOGY IN ELECTRICAL AND INFORMATION SYSTEMS (ICSGTEIS), 2016, : 155 - 160
  • [37] Contention-free Routing for Hybrid Photonic Mesh-based Network-on-Chip Systems
    Ben Ahmed, Achraf
    Okuyama, Yuichi
    Ben Abdallah, Abderazek
    [J]. 2015 IEEE 9TH INTERNATIONAL SYMPOSIUM ON EMBEDDED MULTICORE/MANYCORE SYSTEMS-ON-CHIP (MCSOC), 2015, : 235 - 242
  • [38] Application mapping onto mesh-based network-on-chip using constructive heuristic algorithms
    Chi-Hsiang Cheng
    Wei-Mei Chen
    [J]. The Journal of Supercomputing, 2016, 72 : 4365 - 4378
  • [39] Quality-of-service and error control techniques for mesh-based network-on-chip architectures
    Vellanki, P
    Banerjee, N
    Chatha, KS
    [J]. INTEGRATION-THE VLSI JOURNAL, 2005, 38 (03) : 353 - 382
  • [40] SoCWire: A Network-on-Chip approach for Reconfigurable System-on-Chip designs in space applications
    Osterloh, B.
    Michalik, H.
    Fiethe, B.
    Kotarowski, K.
    [J]. PROCEEDINGS OF THE 2008 NASA/ESA CONFERENCE ON ADAPTIVE HARDWARE AND SYSTEMS, 2008, : 51 - 56