Content-addressable memory using selective-charging and adaptive-discharging scheme for low-power hardware search engine

被引:2
|
作者
Hussain, Sheikh Wasmir [1 ]
Mahendra, Telajala Venkata [2 ]
Mishra, Sandeep [3 ]
Dandapat, Anup [2 ]
机构
[1] Indian Inst Informat Technol Guwahati, Dept Elect & Commun Engn, Bongora 781015, India
[2] Natl Inst Technol Meghalaya, Dept Elect & Commun Engn, Shillong 793003, India
[3] Sardar Vallabhbhai Natl Inst Technol, Dept Elect Engn, Surat 395007, India
关键词
Content-addressable memory (CAM); Hardware search engine (HSE); High-speed; Low-power; Match-line (ML); Selective-charging; DESIGN; PERFORMANCE;
D O I
10.1016/j.vlsi.2024.102213
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Single clock cycle access feature of content -addressable memory (CAM) suits well for high-speed parallel content search operation in data -intensive hardware search engines. The diverse applications span from accelerating databases and routing networks to processing images, implementing machine learning, processing biomedical data, and compressing data. Nevertheless, the CAM macro consumes significant energy due to the high switching of most match -lines (MLs), which comprise CAM words, during parallel access. Segmented ML schemes reduced power yet the cell and ML delay, and the extra sequential cycles affect search -speed. A novel selective -charging and adaptive -discharging (SCAD) scheme in the form of dynamic ML architecture is proposed to reduce CAM power consumption at no extra cycle cost. Additionally, a full -swing CAM cell forms the basis of storage and comparison -evaluation to lessen ML delay. Based on 45-nm technology under 1-V supply, the proposed 64 x 32 -bit and 256 x 144 -bit SCAD-CAM arrays dissipate only 0.45-0.46 fJ/bit/search energy and achieve high-speed. Compared to CAMs based on low -power ML schemes, viz., low -swing precharge, division and control, and master-slave, and the conventional CAM as baseline design, the SCAD-CAM reduces 13.49%- 89.35% energy -delay. The average -power reduction of 1.8 x -2.4 x establishes the SCAD-CAM as a promising memory architecture for emerging search -intensive applications involving large-scale data workloads.
引用
收藏
页数:12
相关论文
共 37 条
  • [1] A low-power content-addressable memory (CAM) using pipelined hierarchical search scheme
    Pagiamtzis, K
    Sheikholeslami, A
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2004, 39 (09) : 1512 - 1519
  • [2] A Low-Power Content-Addressable Memory (CAM) using Pipe lined Search Scheme
    Song, Yibo
    Yao, Zheng
    Xiong, Xingguo
    TECHNOLOGICAL DEVELOPMENTS IN NETWORKING, EDUCATION AND AUTOMATION, 2010, : 405 - 410
  • [3] A low-power adiabatic Content-Addressable Memory
    Zhang, Sheng
    Hu, Jianping
    Zhou, Dong
    2007 50TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-3, 2007, : 1031 - 1034
  • [4] Design of low-power Content-Addressable Memory cell
    Cheng, KH
    Wei, CH
    Chen, YW
    PROCEEDINGS OF THE 46TH IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS & SYSTEMS, VOLS 1-3, 2003, : 1447 - 1450
  • [5] Precharge-Free, Low-Power Content-Addressable Memory
    Zackriya, Mohammed, V
    Kittur, Harish M.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2016, 24 (08) : 2614 - 2621
  • [6] Use of selective precharge for low-power content-addressable memories
    Zukowski, CA
    Wang, SY
    ISCAS '97 - PROCEEDINGS OF 1997 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I - IV: CIRCUITS AND SYSTEMS IN THE INFORMATION AGE, 1997, : 1788 - 1791
  • [7] Low Cost Ternary Content Addressable Memory Using Adaptive Matchline Discharging Scheme
    Choi, Woong
    Lee, Kyeongho
    Park, Jongsun
    2018 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2018,
  • [8] Low-power and low-voltage fully parallel content-addressable memory
    Lin, CS
    Chen, KH
    Liu, BD
    PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL V: BIO-MEDICAL CIRCUITS & SYSTEMS, VLSI SYSTEMS & APPLICATIONS, NEURAL NETWORKS & SYSTEMS, 2003, : 373 - 376
  • [9] Low-Power Ternary Content-Addressable Memory Design Using a Segmented Match Line
    Baeg, Sanghyeon
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2008, 55 (06) : 1485 - 1494
  • [10] A High Speed and Low Power Content-addressable Memory(CAM) Using Pipelined Scheme
    Jiang, Shixiong
    Yan, Pengzhan
    Sridhar, Ramalingam
    2015 28TH IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), 2015, : 345 - 349