Content-addressable memory using selective-charging and adaptive-discharging scheme for low-power hardware search engine

被引:2
|
作者
Hussain, Sheikh Wasmir [1 ]
Mahendra, Telajala Venkata [2 ]
Mishra, Sandeep [3 ]
Dandapat, Anup [2 ]
机构
[1] Indian Inst Informat Technol Guwahati, Dept Elect & Commun Engn, Bongora 781015, India
[2] Natl Inst Technol Meghalaya, Dept Elect & Commun Engn, Shillong 793003, India
[3] Sardar Vallabhbhai Natl Inst Technol, Dept Elect Engn, Surat 395007, India
关键词
Content-addressable memory (CAM); Hardware search engine (HSE); High-speed; Low-power; Match-line (ML); Selective-charging; DESIGN; PERFORMANCE;
D O I
10.1016/j.vlsi.2024.102213
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Single clock cycle access feature of content -addressable memory (CAM) suits well for high-speed parallel content search operation in data -intensive hardware search engines. The diverse applications span from accelerating databases and routing networks to processing images, implementing machine learning, processing biomedical data, and compressing data. Nevertheless, the CAM macro consumes significant energy due to the high switching of most match -lines (MLs), which comprise CAM words, during parallel access. Segmented ML schemes reduced power yet the cell and ML delay, and the extra sequential cycles affect search -speed. A novel selective -charging and adaptive -discharging (SCAD) scheme in the form of dynamic ML architecture is proposed to reduce CAM power consumption at no extra cycle cost. Additionally, a full -swing CAM cell forms the basis of storage and comparison -evaluation to lessen ML delay. Based on 45-nm technology under 1-V supply, the proposed 64 x 32 -bit and 256 x 144 -bit SCAD-CAM arrays dissipate only 0.45-0.46 fJ/bit/search energy and achieve high-speed. Compared to CAMs based on low -power ML schemes, viz., low -swing precharge, division and control, and master-slave, and the conventional CAM as baseline design, the SCAD-CAM reduces 13.49%- 89.35% energy -delay. The average -power reduction of 1.8 x -2.4 x establishes the SCAD-CAM as a promising memory architecture for emerging search -intensive applications involving large-scale data workloads.
引用
收藏
页数:12
相关论文
共 37 条
  • [21] A Low-Power Ternary Content-Addressable Memory Using Pulse Current Based Match-Line Sense Amplifiers
    Chang, Meng-Chou
    Tsai, Shih-Ju
    2013 IEEE 10TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2013,
  • [22] A Low Power Content Addressable Memory Using Low Swing Search Lines
    Yang, Byung-Do
    Lee, Yong-Kyu
    Sung, Si-Woo
    Min, Jae-Joong
    Oh, Jae-Mun
    Kang, Hyeong-Ju
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2011, 58 (12) : 2849 - 2858
  • [23] Design for low-power, low-cost, and high-reliability precomputation-based content-addressable memory
    Lin, CS
    Chang, JC
    Liu, BD
    APCCAS 2002: ASIA-PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, VOL 2, PROCEEDINGS, 2002, : 319 - 324
  • [24] A Non-Volatile Ternary Content-Addressable Memory Cell for Low-Power and Variation-Toleration Operation
    Cho, Dooho
    Kim, Kyungmin
    Yoo, Changsik
    IEEE TRANSACTIONS ON MAGNETICS, 2018, 54 (02)
  • [25] High-speed and low-power network search engine using adaptive block-selection scheme
    Akhbarizadeh, MJ
    Nourani, M
    Panigrahy, R
    Sharma, S
    HOT INTERCONNECTS 13, 2005, : 73 - 78
  • [26] Synthesis and design of parameter extractors for low-power pre-computation-based content-addressable memory using gate-block selection algorithm
    Hsieh, Jui-Yuan
    Ruan, Shanq-Jang
    2008 ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2008, : 247 - 252
  • [27] A Novel MTJ-Based Non-Volatile Ternary Content-Addressable Memory for High-Speed, Low-Power, and High-Reliable Search Operation
    Wang, Chengzhi
    Zhang, Deming
    Zeng, Lang
    Deng, Erya
    Chen, Jie
    Zhao, Weisheng
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2019, 66 (04) : 1454 - 1464
  • [28] Low Search Power and High Reliability 13T-4R MTJ based Nonvolatile Ternary Content-Addressable Memory
    Park, Hyun-Kook
    Song, Byungkyu
    Jung, Seong-Ook
    2018 INTERNATIONAL CONFERENCE ON ELECTRONICS, INFORMATION, AND COMMUNICATION (ICEIC), 2018, : 145 - 148
  • [29] Low-power ternary content-addressable memory design based on a voltage self-controlled fin field-effect transistor segment
    Chang, Yen-Jen
    Tsai, Kun-Lin
    Cheng, Yu-Cheng
    Lu, Meng-Rong
    COMPUTERS & ELECTRICAL ENGINEERING, 2020, 81
  • [30] Low power content addressable memory using common match line scheme for high performance processors
    Muralidharan, K.
    Maheswari, S. Uma
    Balakumaran, T.
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2024, 120 (2-3) : 183 - 194