Design of low-power Content-Addressable Memory cell

被引:0
|
作者
Cheng, KH [1 ]
Wei, CH [1 ]
Chen, YW [1 ]
机构
[1] Tamkang Univ, Dept Elect Engn, Tamkang, Taiwan
关键词
low-power; static circuits; content-addressable memory; CAM cell;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Content Addressable Memory (CAM), a large amount of energy is generally expended charging and discharging most of the match lines on most cycles. In this paper, a new low-power CAM cell with a single bit line design is proposed to reduce the comparison power of CAM cell. The proposed CAM cell can reduce almost half of heavy capacitance loading and the frequently switching of two complementary bit lines. In the CAM word circuit design, a static pseudo nMOS logic structure with a precomputation approach is used to effectively avoid the frequently switching in the match lines. The CAM design is based on TSMC 0.25 um CMOS process with 2.5 V supply voltage. The power consumption of the proposed CAM is 16.38 mW tinder 300 MHz operation frequency. Moreover, the power-performance metric is 13.33fJ/bit/search for random inputs.
引用
收藏
页码:1447 / 1450
页数:4
相关论文
共 50 条
  • [1] A low-power adiabatic Content-Addressable Memory
    Zhang, Sheng
    Hu, Jianping
    Zhou, Dong
    2007 50TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-3, 2007, : 1031 - 1034
  • [2] Precharge-Free, Low-Power Content-Addressable Memory
    Zackriya, Mohammed, V
    Kittur, Harish M.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2016, 24 (08) : 2614 - 2621
  • [3] Master-Slave Match Line Design for Low-Power Content-Addressable Memory
    Chang, Yen-Jen
    Wu, Tung-Chi
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (09) : 1740 - 1749
  • [4] Low-Power Ternary Content-Addressable Memory Design Using a Segmented Match Line
    Baeg, Sanghyeon
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2008, 55 (06) : 1485 - 1494
  • [5] Low-power and low-voltage fully parallel content-addressable memory
    Lin, CS
    Chen, KH
    Liu, BD
    PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL V: BIO-MEDICAL CIRCUITS & SYSTEMS, VLSI SYSTEMS & APPLICATIONS, NEURAL NETWORKS & SYSTEMS, 2003, : 373 - 376
  • [6] A Low-Power Content-Addressable Memory Based on Clustered-Sparse Networks
    Jarollahi, Hooman
    Gripon, Vincent
    Onizawa, Naoya
    Gross, Warren J.
    PROCEEDINGS OF THE 2013 IEEE 24TH INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS (ASAP 13), 2013, : 305 - 308
  • [7] A low-power precomputation-based fully parallel content-addressable memory
    Lin, CS
    Chang, JC
    Liu, BD
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (04) : 654 - 662
  • [8] Low power design of precomputation-based content-addressable memory
    Ruan, Shanq-Jang
    Wu, Chi-Yu
    Hsieh, Jui-Yuan
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2008, 16 (03) : 331 - 335
  • [9] Flexible low-power digital signal processor based on a content-addressable memory
    1990, Publ by Elsevier Science Publishers B.V., Amsterdam, Neth
  • [10] Synthesis and Design of Parameter Extractors for Low-Power Pre-Computation-Based Content-Addressable Memory
    Ruan, Shanq-Jang
    Hsieh, Jui-Yuan
    Lee, Chia-Han
    IEICE TRANSACTIONS ON ELECTRONICS, 2009, E92C (10): : 1249 - 1257