Double Self-Aligned Contact Patterning Scheme for 3D Stacked Logic and Memory Devices

被引:0
|
作者
Vincent, B. [1 ]
Wen, S. [2 ]
Ervin, J. [2 ]
机构
[1] Lam Res, 3 Ave Quebec, F-91140 Villebon Sur Yvette, France
[2] Lam Res, Fremont, CA USA
来源
ADVANCED ETCH TECHNOLOGY AND PROCESS INTEGRATION FOR NANOPATTERNING XIII | 2024年 / 12958卷
关键词
D O I
10.1117/12.3009858
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
This paper presents a new patterning scheme that allows self-alignment of active area contacts at different z-elevations. This patterning approach can be used for various types of 3D logic and memory devices. From an incoming structure using a stack of materials with different etch selectivity, some local metal braces are first introduced at certain targeted elevations and provide a first level of contact to active device materials. The brace formations require diverse etch selectivity for the selected dielectric materials, ultra-conformal metal deposition techniques for use on buried/covered structures, and anisotropic metal etching steps. A second level of contact is then made to access those braces by using via and cavity etches followed by metal fill. This multi-level contact patterning technique is further described in this paper by first using a generic example, and then by looking at two specific applications for logic and memory, with new CFET and staircase contacting schemes, respectively.
引用
收藏
页数:9
相关论文
共 50 条
  • [21] Litho-Friendly Decomposition Method for Self-Aligned Double Patterning
    Mirsaeedi, Minoo
    Torres, Andres J.
    Anis, Mohab H.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2013, 21 (08) : 1469 - 1480
  • [22] Cut Optimization for Redundant Via Insertion in Self-Aligned Double Patterning
    Song, Youngsoo
    Hyun, Daijoon
    Lee, Jingon
    Jung, Jinwook
    Shin, Youngsoo
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2019, 24 (06)
  • [23] Recessive Self-aligned Double Patterning with Gap-Fill Technology
    Chen, Yijian
    Xu, Xumou
    Chen, Yongmei
    Miao, Liyan
    Chen, Hao
    Blanco, Pokhui
    Ngai, Chris S.
    OPTICAL MICROLITHOGRAPHY XXIV, 2011, 7973
  • [24] A Self-aligned Double Patterning Technology Using TiN as the Sidewall Spacer
    Chiu, Yuan-Chieh
    Yu, Shu-Sheng
    Hsu, Fang-Hao
    Lee, Hong-Ji
    Lian, Nan-Tzu
    Yang, Tahone
    Chen, Kuang-Chao
    Lu, Chih-Yuan
    2012 23RD ANNUAL SEMI ADVANCED SEMICONDUCTOR MANUFACTURING CONFERENCE (ASMC), 2012, : 332 - 335
  • [25] Redundant via insertion with cut optimization for self-aligned double patterning
    Song, Youngsoo
    Jung, Jinwook
    Shin, Youngsoo
    Proceedings of the ACM Great Lakes Symposium on VLSI, GLSVLSI, 2017, Part F127756 : 137 - 142
  • [26] Redundant Via Insertion with Cut Optimization for Self-Aligned Double Patterning
    Song, Youngsoo
    Jung, Jinwook
    Shin, Youngsoo
    PROCEEDINGS OF THE GREAT LAKES SYMPOSIUM ON VLSI 2017 (GLSVLSI' 17), 2017, : 137 - 142
  • [27] Self-Aligned Double and Quadruple Patterning Aware Grid Routing Methods
    Kodama, Chikaaki
    Ichikawa, Hirotaka
    Nakayama, Koichi
    Nakajima, Fumiharu
    Nojima, Shigeki
    Kotani, Toshiya
    Ihara, Takeshi
    Takahashi, Atsushi
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2015, 34 (05) : 753 - 765
  • [28] Hot Spot Detection for Indecomposable Self-Aligned Double Patterning Layout
    Zhang, Hongbo
    Du, Yuelin
    Wong, Martin D. F.
    Topaloglu, Rasit O.
    PHOTOMASK TECHNOLOGY 2011, 2011, 8166
  • [29] DOUBLE SELF-ALIGNED CONTACT TECHNOLOGY FOR SHIELDED BIT LINE TYPE STACKED CAPACITOR CELL OF 16 MDRAM
    FUKUMOTO, M
    NAITO, Y
    MATSUYAMA, K
    OGAWA, H
    MATSUOKA, K
    HORI, T
    SAKAI, H
    NAKAO, I
    KOTANI, H
    IWASAKI, H
    INOUE, M
    IEICE TRANSACTIONS ON COMMUNICATIONS ELECTRONICS INFORMATION AND SYSTEMS, 1991, 74 (04): : 818 - 826
  • [30] Interconnect Test for 3D Stacked Memory-on-Logic
    Taouil, Mottaqiallah
    Masadeh, Mahmoud
    Hamdioui, Said
    Marinissen, Erik Jan
    2014 DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION (DATE), 2014,