Double Self-Aligned Contact Patterning Scheme for 3D Stacked Logic and Memory Devices

被引:0
|
作者
Vincent, B. [1 ]
Wen, S. [2 ]
Ervin, J. [2 ]
机构
[1] Lam Res, 3 Ave Quebec, F-91140 Villebon Sur Yvette, France
[2] Lam Res, Fremont, CA USA
来源
ADVANCED ETCH TECHNOLOGY AND PROCESS INTEGRATION FOR NANOPATTERNING XIII | 2024年 / 12958卷
关键词
D O I
10.1117/12.3009858
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
This paper presents a new patterning scheme that allows self-alignment of active area contacts at different z-elevations. This patterning approach can be used for various types of 3D logic and memory devices. From an incoming structure using a stack of materials with different etch selectivity, some local metal braces are first introduced at certain targeted elevations and provide a first level of contact to active device materials. The brace formations require diverse etch selectivity for the selected dielectric materials, ultra-conformal metal deposition techniques for use on buried/covered structures, and anisotropic metal etching steps. A second level of contact is then made to access those braces by using via and cavity etches followed by metal fill. This multi-level contact patterning technique is further described in this paper by first using a generic example, and then by looking at two specific applications for logic and memory, with new CFET and staircase contacting schemes, respectively.
引用
收藏
页数:9
相关论文
共 50 条
  • [41] Detailed Routing with Advanced Flexibility and in Compliance with Self-Aligned Double Patterning Constraints
    Nakajima, Fumiharu
    Kodama, Chikaaki
    Ichikawa, Hirotaka
    Nakayama, Koichi
    Nojima, Shigeki
    Kotani, Toshiya
    Mimotogi, Shoji
    Miyamoto, Shinji
    DESIGN FOR MANUFACTURABILITY THROUGH DESIGN-PROCESS INTEGRATION VII, 2013, 8684
  • [42] Defect Gallery and Bump Defect Reduction in the Self-Aligned Double Patterning Module
    Cai, Cathy
    Padhi, Deenesh
    Seamons, Martin
    Bencher, Chris
    Ngai, Chris
    Kim, Bok Heon
    IEEE TRANSACTIONS ON SEMICONDUCTOR MANUFACTURING, 2011, 24 (02) : 145 - 150
  • [43] Micro flow cytometer with self-aligned 3D hydrodynamic focusing
    Testa, Genni
    Persichetti, Gianluca
    Bernini, Romeo
    BIOMEDICAL OPTICS EXPRESS, 2015, 6 (01): : 54 - 62
  • [44] Effective Two-Dimensional Pattern Generation for Self-Aligned Double Patterning
    Ihara, Takeshi
    Takahashi, Atsushi
    Kodama, Chikaaki
    2015 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2015, : 2141 - 2144
  • [45] Integrated in situ self-aligned double patterning process with fluorocarbon as spacer layer
    Chang, Bingdong
    JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 2020, 38 (03):
  • [46] Self-Aligned Double Patterning Lithography Aware Detailed Routing With Color Preassignment
    Ding, Yixiao
    Chu, Chris
    Mak, Wai-Kei
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2017, 36 (08) : 1381 - 1394
  • [47] Implementing Self-Aligned Double Patterning on Non-Gridded Design Layouts
    Dai, Huixiong
    Sweis, Jason
    Bencher, Chris
    Chen, Yongmei
    Shu, Jen
    Xu, Xumon
    Ngai, Chris
    Huckabay, Judy
    Weling, Milind
    DESIGN FOR MANUFACTURABILITY THROUGH DESIGN-PROCESS INTEGRATION III, 2009, 7275
  • [48] Driving metallization dimensions to sub-30nm using immersion lithography and a self-aligned double patterning scheme
    Borst, Christopher
    Huli, Lior
    Bennett, Stephen
    Dai, Huixiong
    Bencher, Christopher
    Chen, Yongmei
    ADVANCED METALLIZATION CONFERENCE 2007 (AMC 2007), 2008, 23 : 403 - 407
  • [49] Lithography, lithography simulation, double patterning, multiple patterning, self-aligned DP, SADP, SATP, SAMP
    Kim, Sang-Kon
    Journal of Nanoscience and Nanotechnology, 2014, 14 (12) : 9454 - 9458
  • [50] SELF-ALIGNED DOUBLE PATTERNING (SADP) PROCESS EVEN-ODD UNIFORMITY IMPROVEMENT
    Hu, Huayong
    Wang, Peng
    Liu, Jianyao
    Zhang, Hongwei
    Wu, Qiang
    2016 CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE (CSTIC), 2016,