Double Self-Aligned Contact Patterning Scheme for 3D Stacked Logic and Memory Devices

被引:0
|
作者
Vincent, B. [1 ]
Wen, S. [2 ]
Ervin, J. [2 ]
机构
[1] Lam Res, 3 Ave Quebec, F-91140 Villebon Sur Yvette, France
[2] Lam Res, Fremont, CA USA
来源
ADVANCED ETCH TECHNOLOGY AND PROCESS INTEGRATION FOR NANOPATTERNING XIII | 2024年 / 12958卷
关键词
D O I
10.1117/12.3009858
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
This paper presents a new patterning scheme that allows self-alignment of active area contacts at different z-elevations. This patterning approach can be used for various types of 3D logic and memory devices. From an incoming structure using a stack of materials with different etch selectivity, some local metal braces are first introduced at certain targeted elevations and provide a first level of contact to active device materials. The brace formations require diverse etch selectivity for the selected dielectric materials, ultra-conformal metal deposition techniques for use on buried/covered structures, and anisotropic metal etching steps. A second level of contact is then made to access those braces by using via and cavity etches followed by metal fill. This multi-level contact patterning technique is further described in this paper by first using a generic example, and then by looking at two specific applications for logic and memory, with new CFET and staircase contacting schemes, respectively.
引用
收藏
页数:9
相关论文
共 50 条
  • [31] Realization of CMOS operation in 3-dimensional stacked FET with self-aligned direct backside contact
    Park, Juhun
    Park, Jaehyun
    Park, Jejune
    Hwang, Kyuman
    Yun, Jinchan
    Kim, Dahye
    Park, Sungil
    Yang, Jinwook
    Jeong, Jae Won
    Yun, Chuljin
    Bae, Jinho
    Huh, Daihong
    Yeon, Deukho
    Kim, Sanghyeon
    Baek, Seungeun
    Son, Soomin
    Lee, Junghan
    Kim, Tae-Sun
    Lee, Seungjun
    Lee, Sun-Jung
    Park, Sang Wuk
    Kuh, Bong Jin
    Ha, Daewon
    Hyun, Sangjin
    Ahn, Su Jin
    Song, Jaihyuk
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2024, 63 (12)
  • [32] Realization of CMOS operation in 3-dimensional stacked FET with self-aligned direct backside contact
    Park, Juhun
    Park, Jaehyun
    Park, Jejune
    Hwang, Kyuman
    Yun, Jinchan
    Kim, Dahye
    Park, Sungil
    Yang, Jinwook
    Jeong, Jae Won
    Yun, Chuljin
    Bae, Jinho
    Huh, Daihong
    Yeon, Deukho
    Kim, Sanghyeon
    Baek, Seungeun
    Son, Soomin
    Lee, Junghan
    Kim, Tae-Sun
    Lee, Seungjun
    Lee, Sun-Jung
    Park, Sang Wuk
    Kuh, Bong Jin
    Ha, Daewon
    Hyun, Sangjin
    Ahn, Su Jin
    Song, Jaihyuk
    Japanese Journal of Applied Physics, Part 1: Regular Papers and Short Notes and Review Papers, 63 (12):
  • [33] Nonvolatile Si quantum memory with self-aligned doubly-stacked dots
    Ohba, R
    Sugiyama, N
    Uchida, K
    Koga, J
    Toriumi, A
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2002, 49 (08) : 1392 - 1398
  • [34] Mask Cost Reduction with Circuit Performance Consideration for Self-Aligned Double Patterning
    Zhang, Hongbo
    Du, Yuelin
    Wong, Martin D. F.
    Chao, Kai-Yuan
    2011 16TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2011,
  • [35] A Polynomial Time Exact Algorithm for Self-Aligned Double Patterning Layout Decomposition
    Xiao, Zigang
    Du, Yuelin
    Zhang, Hongbo
    Wong, Martin D. F.
    ISPD 12: PROCEEDINGS OF THE 2012 INTERNATIONAL SYMPOSIUM ON PHYSICAL DESIGN, 2012, : 17 - 24
  • [36] 3D SELF-ALIGNED FABRICATION OF SUSPENDED NANOWIRES BY CRYSTALLOGRAPHIC NANOLITHOGRAPHY
    Berenschot, Erwin J. W.
    Pordeli, Yasser
    Kooijman, Lucas J.
    Janssens, Yves L.
    Tiggelaar, Roald M.
    Tas, Niels R.
    2023 IEEE 36TH INTERNATIONAL CONFERENCE ON MICRO ELECTRO MECHANICAL SYSTEMS, MEMS, 2023, : 639 - 642
  • [37] PARR: Pin Access Planning and Regular Routing for Self-Aligned Double Patterning
    Xu, Xiaoqing
    Yu, Bei
    Gao, Jhih-Rong
    Hsu, Che-Lun
    Pan, David Z.
    2015 52ND ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2015,
  • [38] Overlay-aware Layout Legalization for Self-Aligned Double Patterning Lithography
    Huang, Chong-Meng
    Fang, Shao-Yun
    2016 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2016,
  • [39] Self-Aligned Double Patterning Decomposition for Overlay Minimization and Hot Spot Detection
    Zhang, Hongbo
    Du, Yuelin
    Wong, Martin D. F.
    Topaloglu, Rasit
    PROCEEDINGS OF THE 48TH ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2011, : 71 - 76
  • [40] Layout Decomposition for Spacer-is-Metal (SIM) Self-Aligned Double Patterning
    Fang, Shao-Yun
    Tai, Yi-Shu
    Chang, Yao-Wen
    2015 20TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2015, : 671 - 676