A Benchmark of Cryo-CMOS Embedded SRAM/DRAMs in 40-nm CMOS

被引:4
|
作者
Damsteegt, Rob A. [1 ,2 ]
Overwater, Ramon W. J. [1 ,2 ]
Babaie, Masoud [2 ,3 ]
Sebastiano, Fabio [1 ,2 ]
机构
[1] Delft Univ Technol, Dept Quantum & Comp Engn, NL-2628 CD Delft, Netherlands
[2] QuTech, NL-2628CJ Delft, Netherlands
[3] Delft Univ Technol, Dept Microelect, NL-2628 CD Delft, Netherlands
关键词
Cryogenic CMOS (cryo-CMOS); DRAM; eDRAM; memory; quantum computing; SRAM; LOW-TEMPERATURE; DRAM; OPERATION; CELL; CIRCUITS; DESIGN; RAM;
D O I
10.1109/JSSC.2024.3385696
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The interface electronics needed for quantum processors require cryogenic CMOS (cryo-CMOS) embedded digital memories covering a wide range of specifications. To identify the optimum architecture for each specific application, this article presents a benchmark from room temperature (RT) down to 4.2 K of custom SRAMs/DRAMs in the same 40-nm CMOS process. To deal with the significant variations in device parameters at cryogenic temperatures, such as the increased threshold voltage, lower subthreshold leakage, and increased variability, the feasibility of different memories at cryogenic temperature is assessed and specific guidelines for cryogenic memory design are drafted. Unlike at RT, the 2T low-threshold-voltage (LVT) DRAM at 4.2 K is up to 2x more power efficient than both SRAMs for any access rate above 75 kHz since the lower leakage increases the retention time by 40,000 x , thus sharply cutting on the refresh power and showing the potential of cryo-CMOS DRAMs in cryogenic applications.
引用
收藏
页码:2042 / 2054
页数:13
相关论文
共 50 条
  • [1] A Benchmark of Cryo-CMOS 40-nm Embedded SRAM/DRAMs for Quantum Computing
    Damsteegt, Rob A.
    Overwater, Ramon W. J.
    Babaie, Masoud
    Sebastiano, Fabio
    IEEE 49TH EUROPEAN SOLID STATE CIRCUITS CONFERENCE, ESSCIRC 2023, 2023, : 165 - 168
  • [2] A 40-nm Cryo-CMOS Quantum Controller IC for Superconducting Qubit
    Kang, Kiseo
    Minn, Donggyu
    Bae, Seongun
    Lee, Jaeho
    Kang, Seokhyeong
    Lee, Moonjoo
    Song, Ho-Jin
    Sim, Jae-Yoon
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2022, 57 (11) : 3274 - 3287
  • [3] A Quantum Controller IC With DRAG Generation in 40-nm Cryo-CMOS for Scalable Superconducting Quantum Computing
    Kang, Kiseo
    Bae, Seongchan
    Minn, Donggyu
    Lee, Jaeho
    Sim, Jae-Yoon
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2024,
  • [4] Static Noise Margin Analysis for Cryo-CMOS SRAM Cell
    Hu, Vita Pi-Ho
    Liu, Chang-Ju
    2021 IEEE INTERNATIONAL SYMPOSIUM ON RADIO-FREQUENCY INTEGRATION TECHNOLOGY (RFIT), 2021,
  • [5] A 40 nm Cryo-CMOS Homodyne-Demodulation Readout SoC for Superconducting Qubits
    Minn, Donggyu
    Kang, Kiseo
    Lee, Jaeho
    Bae, Seongchan
    Kim, Byungjun
    Lee, Jaehoon
    Sim, Jae-Yoon
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2024,
  • [6] Cryo-CMOS for Quantum Computing
    Charbon, E.
    Sebastiano, F.
    Vladimirescu, A.
    Homulle, H.
    Visser, S.
    Song, L.
    Incandela, R. M.
    2016 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2016,
  • [7] A Cryo-CMOS Voltage Reference in 28-nm FDSOI
    Yang, Yuanyuan
    Das, Kushal
    Moini, Alireza
    Reilly, David J.
    IEEE SOLID-STATE CIRCUITS LETTERS, 2020, 3 : 186 - 189
  • [8] Cryo-CMOS Compact Modeling
    Enz, Christian
    Beckers, Arnout
    Jazaeri, Farzan
    2020 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2020,
  • [9] Near-Threshold SRAM Design on 40-nm CMOS Technology for Low Power Design
    Yang, Hao
    Ye, Zuochang
    Wang, Yan
    7TH IEEE INTERNATIONAL NANOELECTRONICS CONFERENCE (INEC) 2016, 2016,
  • [10] Characterization and Modeling of Mismatch in Cryo-CMOS
    Hart, P. A. T.
    Babaie, M.
    Charbon, Edoardo
    Vladimirescu, Andrei
    Sebastiano, Fabio
    IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2020, 8 (01): : 263 - 273