A Benchmark of Cryo-CMOS Embedded SRAM/DRAMs in 40-nm CMOS

被引:4
|
作者
Damsteegt, Rob A. [1 ,2 ]
Overwater, Ramon W. J. [1 ,2 ]
Babaie, Masoud [2 ,3 ]
Sebastiano, Fabio [1 ,2 ]
机构
[1] Delft Univ Technol, Dept Quantum & Comp Engn, NL-2628 CD Delft, Netherlands
[2] QuTech, NL-2628CJ Delft, Netherlands
[3] Delft Univ Technol, Dept Microelect, NL-2628 CD Delft, Netherlands
关键词
Cryogenic CMOS (cryo-CMOS); DRAM; eDRAM; memory; quantum computing; SRAM; LOW-TEMPERATURE; DRAM; OPERATION; CELL; CIRCUITS; DESIGN; RAM;
D O I
10.1109/JSSC.2024.3385696
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The interface electronics needed for quantum processors require cryogenic CMOS (cryo-CMOS) embedded digital memories covering a wide range of specifications. To identify the optimum architecture for each specific application, this article presents a benchmark from room temperature (RT) down to 4.2 K of custom SRAMs/DRAMs in the same 40-nm CMOS process. To deal with the significant variations in device parameters at cryogenic temperatures, such as the increased threshold voltage, lower subthreshold leakage, and increased variability, the feasibility of different memories at cryogenic temperature is assessed and specific guidelines for cryogenic memory design are drafted. Unlike at RT, the 2T low-threshold-voltage (LVT) DRAM at 4.2 K is up to 2x more power efficient than both SRAMs for any access rate above 75 kHz since the lower leakage increases the retention time by 40,000 x , thus sharply cutting on the refresh power and showing the potential of cryo-CMOS DRAMs in cryogenic applications.
引用
收藏
页码:2042 / 2054
页数:13
相关论文
共 50 条
  • [41] Cryogenic Characterization of Low-Frequency Noise in 40-nm CMOS
    Kiene, Gerd
    Ilik, Sadik
    Mastrodomenico, Luigi
    Babaie, Masoud
    Sebastiano, Fabio
    IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2024, 12 : 573 - 580
  • [42] A 90-nm CMOS Embedded Low Power SRAM Compiler
    Zhang, Zhao-Yong
    Chen, Chia-Cheng
    Zheng, Jian-Bin
    2009 IEEE 8TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2009, : 625 - +
  • [43] A 258-to-280-GHz 100-Gb/s CMOS Transmitter Element in 40-nm CMOS
    Beppu, Shun
    Abe, Toshiaki
    Okii, Sho
    Takano, Kyoya
    Hara, Shinsuke
    Tanaka, Satoshi
    Katayama, Kosuke
    Sugimoto, Yoshiki
    Kubo, Shunichi
    Kasamatsu, Akifumi
    Sakakibara, Kunio
    Yoshida, Takeshi
    Amakawa, Shuhei
    Fujishima, Minoru
    2024 19TH EUROPEAN MICROWAVE INTEGRATED CIRCUITS CONFERENCE, EUMIC 2024, 2024, : 150 - 153
  • [44] Cryo-CMOS for Analog/Mixed-Signal Circuits and Systems
    van Dijk, Jeroen
    't Hart, Pascal
    Kiene, Gerd
    Overwater, Ramon
    Padalia, Pinakin
    van Staveren, Job
    Babaie, Masoud
    Vladimirescu, Andrei
    Charbon, Edoardo
    Sebastiano, Fabio
    2020 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2020,
  • [45] A 90-GHz receiver in 40-nm CMOS for plastic waveguide links
    Maarten Tytgat
    Niels Van Thienen
    Patrick Reynaert
    Analog Integrated Circuits and Signal Processing, 2015, 83 : 55 - 64
  • [46] A 40-nm CMOS Piezoelectric Energy Harvesting IC for Wearable Biomedical Applications
    Wang, Chua-Chin
    Tolentino, Lean Karlo S.
    Chen, Pin-Chuan
    Hizon, John Richard E.
    Yen, Chung-Kun
    Pan, Cheng-Tang
    Hsueh, Ya-Hsin
    ELECTRONICS, 2021, 10 (06) : 1 - 13
  • [47] A 1GS/s 6-to-8b 0.5mW/Qubit Cryo-CMOS SAR ADC for Quantum Computing in 40nm CMOS
    Kiene, Gerd
    Catania, Alessandro
    Overwater, Ramon
    Bruschi, Paolo
    Charbon, Edoardo
    Babaie, Masoud
    Sebastiano, Fabio
    2021 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE (ISSCC), 2021, 64 : 214 - +
  • [48] Si Cryo-CMOS and Quantum Dots for Quantum Computing Applications
    Wu, Yu-Jui
    Chiang, Chih-Ying
    Tsao, Hung-Yu
    Lin, Min-Jui
    Hsieh, Pu-Jia
    Yeh, Ching-Chen
    Syong, Wei-Ren
    Hsu, Kai-Syang
    Liang, Chi-Te
    Chen, Jeng-Chung
    Li, Jiun-Yun
    2021 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS AND APPLICATIONS (VLSI-TSA), 2021,
  • [49] A Low-Power Microcontroller in a 40-nm CMOS Using Charge Recycling
    Blutman, Kristof
    Kapoor, Ajay
    Majumdar, Arjun
    Martinez, Jacinto Garcia
    Echeverri, Juan
    Sevat, Leo
    van der Wel, Arnoud P.
    Fatemi, Hamed
    Makinwa, Kofi A. A.
    de Gyvez, Jose Pineda
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2017, 52 (04) : 950 - 960
  • [50] Integrated Cryo-CMOS Temperature Sensors for Quantum Control ICs
    't Hart, P. A.
    Huizinga, T.
    Babaie, M.
    Vladimirescu, A.
    Sebastiano, F.
    2022 IEEE 15TH WORKSHOP ON LOW TEMPERATURE ELECTRONICS (WOLTE 2022), 2022,