A Benchmark of Cryo-CMOS Embedded SRAM/DRAMs in 40-nm CMOS

被引:4
|
作者
Damsteegt, Rob A. [1 ,2 ]
Overwater, Ramon W. J. [1 ,2 ]
Babaie, Masoud [2 ,3 ]
Sebastiano, Fabio [1 ,2 ]
机构
[1] Delft Univ Technol, Dept Quantum & Comp Engn, NL-2628 CD Delft, Netherlands
[2] QuTech, NL-2628CJ Delft, Netherlands
[3] Delft Univ Technol, Dept Microelect, NL-2628 CD Delft, Netherlands
关键词
Cryogenic CMOS (cryo-CMOS); DRAM; eDRAM; memory; quantum computing; SRAM; LOW-TEMPERATURE; DRAM; OPERATION; CELL; CIRCUITS; DESIGN; RAM;
D O I
10.1109/JSSC.2024.3385696
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The interface electronics needed for quantum processors require cryogenic CMOS (cryo-CMOS) embedded digital memories covering a wide range of specifications. To identify the optimum architecture for each specific application, this article presents a benchmark from room temperature (RT) down to 4.2 K of custom SRAMs/DRAMs in the same 40-nm CMOS process. To deal with the significant variations in device parameters at cryogenic temperatures, such as the increased threshold voltage, lower subthreshold leakage, and increased variability, the feasibility of different memories at cryogenic temperature is assessed and specific guidelines for cryogenic memory design are drafted. Unlike at RT, the 2T low-threshold-voltage (LVT) DRAM at 4.2 K is up to 2x more power efficient than both SRAMs for any access rate above 75 kHz since the lower leakage increases the retention time by 40,000 x , thus sharply cutting on the refresh power and showing the potential of cryo-CMOS DRAMs in cryogenic applications.
引用
收藏
页码:2042 / 2054
页数:13
相关论文
共 50 条
  • [31] Interfacing Qubits via Cryo-CMOS Front Ends
    Ruffino, Andrea
    Peng, Yatao
    Charbon, Edoardo
    PROCEEDINGS OF 2018 IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUITS, TECHNOLOGIES AND APPLICATIONS (ICTA 2018), 2018, : 42 - 44
  • [32] Characterizing Quantum Devices at Scale with Custom Cryo-CMOS
    Pauka, S. J.
    Das, K.
    Hornibrook, J. M.
    Gardner, G. C.
    Manfra, M. J.
    Cassidy, M. C.
    Reilly, D. J.
    PHYSICAL REVIEW APPLIED, 2020, 13 (05)
  • [33] Active ESD Protection for Input Transistors in a 40-nm CMOS Process
    Altolaguirre, Federico A.
    Ker, Ming-Dou
    2015 International symposium on VLSI Design, Automation and Test (VLSI-DAT), 2015,
  • [34] 67.5-fJ Per Access 1-kb SRAM Using 40-nm Logic CMOS Process
    Wang, Chua-Chin
    Kuo, Chien-Ping
    2021 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2021,
  • [35] A 3D-Stacked SRAM Using Inductive Coupling Technology for AI Inference Accelerator in 40-nm CMOS
    Shiba, Kota
    Omori, Tatsuo
    Hamada, Mototsugu
    Kuroda, Tadahiro
    2021 26TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2021, : 97 - 98
  • [36] A 210-GHz Amplifier in 40-nm Digital CMOS Technology
    Ko, Chun-Lin
    Li, Chun-Hsing
    Kuo, Chien-Nan
    Kuo, Ming-Ching
    Chang, Da-Chiang
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2013, 61 (06) : 2438 - 2446
  • [37] Study of Proton-Induced Defects in 40-nm CMOS SPADs
    Jouni, Ali
    Malherbe, Victor
    Mamdy, Bastien
    Thery, Thomas
    Sicre, Mathieu
    Soussan, Dimitri
    Lorquet, Vincent
    De Paoli, Serge
    Belloir, Jean-Marc
    Lalucaa, Valerian
    Virmontois, Cedric
    Gasiot, Gilles
    Goiffon, Vincent
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2023, 70 (08) : 1680 - 1686
  • [38] An Analysis of Current-mode Drivers in 40-nm CMOS Technology
    Lim, Bona
    Jo, Hanhee
    Han, Jaeduk
    2023 20TH INTERNATIONAL SOC DESIGN CONFERENCE, ISOCC, 2023, : 355 - 356
  • [39] Artificial Neural Network Modelling for Cryo-CMOS Devices
    't Hart, Pascal A.
    van Staveren, Job
    Sebastiano, Fabio
    Xu, Jianjun
    Root, David E.
    Babaie, Masoud
    2021 IEEE 14TH WORKSHOP ON LOW TEMPERATURE ELECTRONICS (WOLTE), 2021,
  • [40] Cryo-CMOS Circuits and Systems for Scalable Quantum Computing
    Charbon, Edoardo
    Sebastiano, Fabio
    Babaie, Masoud
    Vladimirescu, Andrei
    Shahmohammadi, Mina
    Staszewski, Robert Bogdan
    Homulle, Harald A. R.
    Patra, Bishnu
    van Dijk, Jeroen P. G.
    Incandela, Rosario M.
    Song, Lin
    Valizadehpasha, Bahador
    2017 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE (ISSCC), 2017, : 264 - 264