A 0.35mm2 94.25μW Fully Integrated NFC Tag IC Using 0.13μm CMOS Process

被引:1
|
作者
Wang, De-Ming [1 ]
Li, De-Zhi [1 ]
Wu, Jing [2 ]
Cai, Jian-Hao [1 ]
Zhong, Qing-Hua [1 ]
Huang, Xin [1 ]
Hu, Jian-Guo [3 ]
机构
[1] South China Normal Univ, Sch Elect & Informat Engn, Foshan 528225, Peoples R China
[2] Dev Res Inst Guangzhou Smart City, Guangzhou 519000, Peoples R China
[3] Sun Yat Sen Univ, Sch Microelect Sci & Technol, Zhuhai 519082, Peoples R China
关键词
ISO/IEC14443-A; NFC tag; low area cost; low power consumption; ASK demodulation;
D O I
10.1109/TCSI.2024.3384764
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
An NFC tag chip employing the ISO/IEC14443-Aprotocol is developed in SMIC 0.13 mu m EEPROM 2P6M CMOS process, boasting a chip area of 620.03 mu mx567.93 mu m and a power consumption of under 100 mu W. The chip addresses critical issues such as reducing power consumption and minimizing area costs for covering numerous IoT nodes. For a small area of the chip, a specialized ESD protection circuit is proposed, efficiently multiplexing discharge transistors, cross-gate connected rectifiers, limiters for overvoltage protection, and load switch modulators within the chip's limited space. For power efficiency, a compact175.44 mu mx32.98 mu m 18.52 mu A LDO based on the current mirror and current feedback is presented for the DC supply during the100% ASK modulation. Additionally, an ASK demodulator and a13.56MHz +/- kHz clock generator are designed in compact areas of62.19 mu mx56.06 mu m and 24.76 mu mx13.14 mu m, respectively. These components ensure stable protocol communication with digital circuits and support a 7kb EEPROM, providing a comprehensive solution for NFC-based IoT information collection.
引用
收藏
页码:2612 / 2622
页数:11
相关论文
共 50 条
  • [1] Fully differential optoelectronic integrated receiver implemented by 0.35 μm standard CMOS process
    Yu C.-L.
    Mao L.-H.
    Xiao X.-D.
    Xie S.
    Zhang S.-L.
    Optoelectronics Letters, 2008, 4 (6) : 0395 - 0398
  • [3] A 13.56-MHz Passive NFC Tag IC in 0.18-μm CMOS Process for Biomedical Applications
    Lu, Chi-Huan
    Li, Ji-An
    Lin, Tsung-Hsien
    2016 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2016,
  • [4] 15-GHz fully integrated nMOS switches in a 0.13-μm CMOS process
    Li, ZB
    O, KK
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (11) : 2323 - 2328
  • [5] A passive UHF RF identification CMOS tag IC using ferroelectric RAM in-0.35-μm technology
    Nakamoto, Hiroyuki
    Yamazaki, Daisuke
    Yamamoto, Tdkuji
    Kurata, Hajime
    Yamada, Satoshi
    Mukaida, Kenji
    Ninomiya, Tsuzumi
    Ohkawa, Takashi
    Masui, Shoichi
    Gotoh, Kunihiko
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2007, 42 (01) : 101 - 110
  • [6] A 0.25W fully integrated class-d audio power amplifier in 0.35μm CMOS
    Axholt, Andreas
    Oredsson, Filip
    Petersson, Tony
    Wernehag, Johan
    Sjoland, Henrik
    2007 NORCHIP, 2007, : 46 - 49
  • [7] A-20 dBm Passive UHF RFID Tag IC With MTP NVM in 0.13-μm Standard CMOS Process
    Li, Songting
    Li, Cong
    Cai, Lei
    Xiao, Yu
    Luo, Zhipeng
    Yan, Dun
    Xu, Shunqiang
    Wang, Hongyi
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2020, 67 (12) : 4566 - 4579
  • [8] Temperature-Compensated MOS Dosimeter Fully Integrated in a High-Voltage 0.35 μm CMOS Process
    Carbonetto, Sebastian
    Echarri, Martin
    Lipovetzky, Jose
    Garcia-Inza, Mariano
    Faigon, Adrian
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2020, 67 (06) : 1118 - 1124
  • [9] An Ultra-Low-Power RFID/NFC Frontend IC Using 0.18 μm CMOS Technology for Passive Tag Applications
    Bhattacharyya, Mayukh
    Gruenwald, Waldemar
    Jansen, Dirk
    Reindl, Leonhard
    Aghassi-Hagmann, Jasmin
    SENSORS, 2018, 18 (05)
  • [10] A 60-GHz fully-integrated doherty power amplifier based on 0.13-μm CMOS process
    Wicks, Byron
    Skafidas, Efstratios
    Evans, Rob
    2008 IEEE RADIO FREQUENCY INTEGRATED CIRCUITS SYMPOSIUM, VOLS 1 AND 2, 2008, : 59 - 62