A 0.35mm2 94.25μW Fully Integrated NFC Tag IC Using 0.13μm CMOS Process

被引:1
|
作者
Wang, De-Ming [1 ]
Li, De-Zhi [1 ]
Wu, Jing [2 ]
Cai, Jian-Hao [1 ]
Zhong, Qing-Hua [1 ]
Huang, Xin [1 ]
Hu, Jian-Guo [3 ]
机构
[1] South China Normal Univ, Sch Elect & Informat Engn, Foshan 528225, Peoples R China
[2] Dev Res Inst Guangzhou Smart City, Guangzhou 519000, Peoples R China
[3] Sun Yat Sen Univ, Sch Microelect Sci & Technol, Zhuhai 519082, Peoples R China
关键词
ISO/IEC14443-A; NFC tag; low area cost; low power consumption; ASK demodulation;
D O I
10.1109/TCSI.2024.3384764
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
An NFC tag chip employing the ISO/IEC14443-Aprotocol is developed in SMIC 0.13 mu m EEPROM 2P6M CMOS process, boasting a chip area of 620.03 mu mx567.93 mu m and a power consumption of under 100 mu W. The chip addresses critical issues such as reducing power consumption and minimizing area costs for covering numerous IoT nodes. For a small area of the chip, a specialized ESD protection circuit is proposed, efficiently multiplexing discharge transistors, cross-gate connected rectifiers, limiters for overvoltage protection, and load switch modulators within the chip's limited space. For power efficiency, a compact175.44 mu mx32.98 mu m 18.52 mu A LDO based on the current mirror and current feedback is presented for the DC supply during the100% ASK modulation. Additionally, an ASK demodulator and a13.56MHz +/- kHz clock generator are designed in compact areas of62.19 mu mx56.06 mu m and 24.76 mu mx13.14 mu m, respectively. These components ensure stable protocol communication with digital circuits and support a 7kb EEPROM, providing a comprehensive solution for NFC-based IoT information collection.
引用
收藏
页码:2612 / 2622
页数:11
相关论文
共 50 条
  • [21] A 35-mW 3.6-mm2 fully integrated 0.18-μm CMOS GPS radio
    Montagna, G
    Gramegna, G
    Bietti, I
    Franciotta, M
    Baschirotto, A
    De Vita, P
    Pelleriti, R
    Paparo, M
    Castello, R
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (07) : 1163 - 1171
  • [22] A fully integrated 0.13 μm CMOS low-IF DBS satellite tuner using automatic signal-path gain and bandwidth calibration
    Maxim, Adrian
    Poorfard, Ramin K.
    Johnson, Richard A.
    Crawley, Philip John
    Kao, James T.
    Dong, Zhiwei
    Chennam, Madhu
    Nutt, Tim
    Trager, David
    Reid, Mitchell
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2007, 42 (04) : 897 - 921
  • [23] Design of mM-W Fully Integrated CMOS Standing-Wave VCOs Using Low-Loss CPW Resonators
    Li, Ming
    Amaya, Rony E.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2012, 59 (02) : 78 - 82
  • [24] A fully integrated 0.13-μm CMOS digital low-IF DBS satellite tuner using a ring oscillator-based frequency synthesizer
    Maxim, Adrian
    Poorfard, Ramin K.
    Johnson, Richard A.
    Crawley, Philip John
    Kao, James T.
    Dong, Zhiwei
    Chennam, Madhu
    Nutt, Tim
    Trager, David
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2007, 42 (05) : 967 - 982
  • [25] A 12.3-μW 0.72-mm2 Fully Integrated Front-End IC for Arterial Pulse Waveform and ExG Recording
    Hsu, Yu-Pin
    Liu, Zemin
    Hella, Mona Mostafa
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2020, 55 (10) : 2756 - 2770
  • [26] A 0.8-2 GHz Fully-Integrated QPLL-Timed Direct-RF-Sampling Bandpass ΣΔ ADC in 0.13 μm CMOS
    Gupta, Subhanshu
    Gangopadhyay, Daibashish
    Lakdawala, Hasnain
    Rudell, Jacques C.
    Allstot, David J.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2012, 47 (05) : 1141 - 1153
  • [27] A 20 to 24 GHz+16.8 dBm Fully Integrated Power Amplifier Using 0.18 μm CMOS Process
    Jen, Yung-Nien
    Tsai, Jeng-Han
    Peng, Chung-Te
    Huang, Tian-Wei
    IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2009, 19 (01) : 42 - 44
  • [28] A Fully Integrated EPC Gen-2 UHF-Band Passive Tag IC Using an Efficient Power Management Technique
    Lee, Jong-Wook
    Ngoc Dang Phan
    Duong Huynh-Thai Vo
    Vinh-Hao Duong
    IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2014, 61 (06) : 2922 - 2932
  • [29] A 2-Kb One-Time Programmable Memory for UHF Passive RFID Tag IC in a Standard 0.18 μm CMOS Process
    Ngoc Dang Phan
    Chang, Ik Joon
    Lee, Jong-Wook
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2013, 60 (07) : 1810 - 1822
  • [30] An 8.29 mm2 52 mW multi-mode LDPC decoder design for mobile WiMAX system in 0.13 μm CMOS process
    Shih, Xin-Yu
    Zhan, Cheng-Zhou
    Lin, Cheng-Hung
    Wu, An-Yeu
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2008, 43 (03) : 672 - 683