Design and verification of data acquisition clock circuit based on dual-loop phase-locked loop

被引:0
|
作者
Liu, Zhi [1 ]
Gao, Guodong [1 ,2 ]
Yue, Junhui [1 ]
Cao, Jianshe [1 ,2 ]
Du, Yaoyao [1 ]
Ma, Huizhou [1 ]
He, Jun [1 ]
Ye, Qiang [1 ]
Tang, Xuhui [1 ,2 ]
Li, Yukun [1 ,2 ]
Yang, Jing [1 ,2 ]
Wei, Shujun [1 ,2 ]
机构
[1] Institute of High Energy Physics, Chinese Academy of Sciences, Beijing,100049, China
[2] University of Chinese Academy of Sciences, Beijing,100049, China
来源
He Jishu/Nuclear Techniques | 2022年 / 45卷 / 10期
基金
中国国家自然科学基金;
关键词
Analog to digital conversion - Clocks - Data acquisition - Jitter - Phase locked loops - Phase noise;
D O I
10.11889/j.0253-3219.2022.hjs.45.100401
中图分类号
学科分类号
摘要
[Background] Digital measurement system based on ADCs (analog-to-digital converter) has higher requirement on the signal to noise ratio (SNR) of sampled data. Among all the factors, the jitter of sampling clock has the most prominent effect on SNR. [Purpose] This study aims to design a clock circuit based on dual-loop phase-locked loop to reduce the jitter of digital measurement system input clock. [Methods] First of all, the influence of clock jitter on digital measurement system was analyzed. Then, the LMK04610 chip with dual loop PLL architecture of Texas Instruments was employed to design and implement a dual-loop phase-locked loop jitter cleaner circuit. The cores of this design were power supply design and the loop filter design. At last, the performance of the circuit was tested by using Rodschwarz phase noise analyzer. [Results] After testing, the dual-loop phase-locked loop jitter cleaner circuit can reduce the jitter of the 62.475 MHz source clock from more than 7 ps to less than 2 ps with output frequency of 499.8 MHz. The SNR of the sampled data is close to the theoretical value. [Conclusions] Dual-loop phase-locked loop jitter cleaner circuit has a good result and can provide reference for designers of digital measurement system. © 2022 Science Press. All rights reserved.
引用
收藏
相关论文
共 50 条
  • [1] A multiple-pass ring oscillator based dual-loop phase-locked loop
    陈丹凤
    任俊彦
    邓晶晶
    李巍
    李宁
    [J]. Journal of Semiconductors, 2009, (10) : 132 - 136
  • [2] A multiple-pass ring oscillator based dual-loop phase-locked loop
    Chen Danfeng
    Ren Junyan
    Deng Jingjing
    Li Wei
    Li Ning
    [J]. JOURNAL OF SEMICONDUCTORS, 2009, 30 (10)
  • [3] Frequency-to-voltage converter based dual-loop phase-locked loop with variable phase locking capability
    Saifullah, Z. M.
    Furth, Paul M.
    Pakala, SriHarsh
    Roman-Loera, Alejandro
    [J]. ELECTRONICS LETTERS, 2022, 58 (25) : 943 - 945
  • [4] Design and characterization of a 10 Gb/s clock and data recovery circuit implemented with phase-locked loop
    Song, JH
    Yoo, TW
    Ko, JH
    Park, CS
    Kim, JK
    [J]. ETRI JOURNAL, 1999, 21 (03) : 1 - 5
  • [5] An all-digital phase-locked loop (ADPLL)-based clock recovery circuit
    Hsu, TY
    Shieh, BJ
    Lee, CY
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1999, 34 (08) : 1063 - 1073
  • [6] A Dual-loop Phase Locked Loop with Frequency to Voltage Converter
    Jin, Xuefan
    Kwon, Kee-Won
    Choi, Young-Shig
    Chun, Jung-Hoon
    [J]. JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2019, 19 (03) : 292 - 299
  • [7] Design of the clock recovery circuit with a phase-locked loop for 40 Gb/s optical receivers
    Park, CH
    Woo, DS
    Kim, KW
    Lim, SK
    [J]. 34TH EUROPEAN MICROWAVE CONFERENCE, VOLS 1-3, CONFERENCE PROCEEDINGS, 2004, : 757 - 759
  • [8] A Reference-Less Clock and Data Recovery Circuit Using Phase-Rotating Phase-Locked Loop
    Shu, Guanghua
    Saxena, Saurabh
    Choi, Woo-Seok
    Talegaonkar, Mrunmay
    Inti, Rajesh
    Elshazly, Amr
    Young, Brian
    Hanumolu, Pavan Kumar
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2014, 49 (04) : 1036 - 1047
  • [9] 10Gb/s clock extraction and data regeneration circuit implemented with phase-locked loop
    Yoo, TW
    Park, MS
    [J]. 1997 IEEE MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM DIGEST, VOLS I-III: HIGH FREQUENCIES IN HIGH PLACES, 1997, : 1713 - 1716
  • [10] Optimal Design of Active Power Filter Phase-Locked Loop Circuit
    Guo, Xifeng
    Wang, Dazhi
    Liu, Zhen
    Wang, Xuming
    [J]. 2012 ASIA-PACIFIC POWER AND ENERGY ENGINEERING CONFERENCE (APPEEC), 2012,