Energy-Efficient Design for Logic Circuits Using a Leakage Control Configuration in FinFET Technology

被引:0
|
作者
Ul Haq S. [1 ]
Sharma V.K. [1 ]
机构
[1] School of Electronics and Communication Engineering, Shri Mata Vaishno Devi University, Katra
关键词
C17; circuit; CMOS; FinFET; Leakage power; SCE; VLSI;
D O I
10.1007/s40031-024-01026-x
中图分类号
学科分类号
摘要
The multigate technology adopted in the latest processors is based on the Fin-shaped field effect transistor (FinFET). In the pursuit of increasing the computational power of the metal oxide semiconductor field effect transistor (MOSFET), ceaseless downscaling drove the channel length of MOSFETs to be comparable to their depletion widths around drain and source terminals. This led to a sequence of issues, which include drain-induced barrier lowering (DIBL), roll-off of threshold voltage, leakage power, hot carrier effects, mobility reduction, and an increase in reverse leakage current. The use of MOSFET was questioned at lower technology nodes because short channel effects (SCEs) lead to the loss of gate terminal command on the channel. This research work proposes a leakage power control technique based on the reverse body bias effect. The transistor configuration has been proposed to put a curb on the leakage power. The results have been approved on some fundamental logic gates and a C17 ((ISCAS-85) benchmark circuit. The shorted-gate (SG) FinFET-based proposed inverter confirms a leakage power and power delay product (PDP) reduction of 51.09% and 25.90%, respectively. The power optimization and PDP optimization of 45.47% and 49.12% have been observed in the low-power NAND gate. The proposed 2-input NOR gate depicts a leakage power and PDP mitigation by 69.60% and 70.58%, respectively. Similarly, the SG FinFET-based proposed C17 benchmark circuit shows leakage power and PDP reduction of 56.17% and 43.20%, respectively, as compared to the conventional circuit. Monte Carlo (MC) analysis is completed with a ± 10% digression in operating conditions to calculate reliability. © The Institution of Engineers (India) 2024.
引用
收藏
页码:903 / 911
页数:8
相关论文
共 50 条
  • [1] Energy-efficient design of quaternary logic gates and arithmetic circuits using hybrid CNTFET-RRAM technology
    ul Haq, Shams
    Abbasian, Erfan
    Khurshid, Tabassum
    Sharma, Vijay Kumar
    PHYSICA SCRIPTA, 2024, 99 (08)
  • [2] Leakage Reduction by Using FinFET Technique for Nanoscale Technology Circuits
    Dadoria, Ajay Kumar
    Khare, Kavita
    Gupta, Tarun K.
    Singh, Rajendra Prasad
    JOURNAL OF NANOELECTRONICS AND OPTOELECTRONICS, 2017, 12 (03) : 278 - 285
  • [3] Energy-Efficient circuits with improved diode free adiabatic logic design methodology
    Vanlalchaka, Reginald H.
    Maity, Reshmi
    Maity, Niladri Pratap
    AIN SHAMS ENGINEERING JOURNAL, 2023, 14 (08)
  • [4] Leakage-Delay Tradeoff in FinFET Logic Circuits: A Comparative Analysis With Bulk Technology
    Agostinelli, Matteo
    Alioto, Massimo
    Esseni, David
    Selmi, Luca
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2010, 18 (02) : 232 - 245
  • [5] Energy-Efficient Ternary Arithmetic Logic Unit Design in CNTFET Technology
    Trapti Sharma
    Laxmi Kumre
    Circuits, Systems, and Signal Processing, 2020, 39 : 3265 - 3288
  • [6] Energy-Efficient Ternary Arithmetic Logic Unit Design in CNTFET Technology
    Sharma, Trapti
    Kumre, Laxmi
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2020, 39 (07) : 3265 - 3288
  • [7] Logic Synthesis for Energy-Efficient Photonic Integrated Circuits
    Zhao, Zheng
    Wang, Zheng
    Ying, Zhoufeng
    Dhar, Shounak
    Chen, Ray T.
    Pan, David Z.
    2018 23RD ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2018, : 355 - 360
  • [8] Design techniques for high-performance, energy-efficient control logic
    Ko, U
    Hill, A
    Balsara, PT
    1996 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN - DIGEST OF TECHNICAL PAPERS, 1996, : 97 - 100
  • [9] Design Exploration of 14 nm FinFET for Energy-Efficient Cryogenic Computing
    Gaidhane, Amol D.
    Saligram, Rakshith
    Chakraborty, Wriddhi
    Datta, Suman
    Raychowdhury, Arijit
    Cao, Yu
    IEEE JOURNAL ON EXPLORATORY SOLID-STATE COMPUTATIONAL DEVICES AND CIRCUITS, 2023, 9 (02): : 108 - 115
  • [10] Design of energy-efficient and robust ternary circuits for nanotechnology
    Moaiyeri, M. H.
    Doostaregan, A.
    Navi, K.
    IET CIRCUITS DEVICES & SYSTEMS, 2011, 5 (04) : 285 - 296