Energy-Efficient Design for Logic Circuits Using a Leakage Control Configuration in FinFET Technology

被引:3
|
作者
Ul Haq S. [1 ]
Sharma V.K. [1 ]
机构
[1] School of Electronics and Communication Engineering, Shri Mata Vaishno Devi University, Katra
关键词
C17; circuit; CMOS; FinFET; Leakage power; SCE; VLSI;
D O I
10.1007/s40031-024-01026-x
中图分类号
学科分类号
摘要
The multigate technology adopted in the latest processors is based on the Fin-shaped field effect transistor (FinFET). In the pursuit of increasing the computational power of the metal oxide semiconductor field effect transistor (MOSFET), ceaseless downscaling drove the channel length of MOSFETs to be comparable to their depletion widths around drain and source terminals. This led to a sequence of issues, which include drain-induced barrier lowering (DIBL), roll-off of threshold voltage, leakage power, hot carrier effects, mobility reduction, and an increase in reverse leakage current. The use of MOSFET was questioned at lower technology nodes because short channel effects (SCEs) lead to the loss of gate terminal command on the channel. This research work proposes a leakage power control technique based on the reverse body bias effect. The transistor configuration has been proposed to put a curb on the leakage power. The results have been approved on some fundamental logic gates and a C17 ((ISCAS-85) benchmark circuit. The shorted-gate (SG) FinFET-based proposed inverter confirms a leakage power and power delay product (PDP) reduction of 51.09% and 25.90%, respectively. The power optimization and PDP optimization of 45.47% and 49.12% have been observed in the low-power NAND gate. The proposed 2-input NOR gate depicts a leakage power and PDP mitigation by 69.60% and 70.58%, respectively. Similarly, the SG FinFET-based proposed C17 benchmark circuit shows leakage power and PDP reduction of 56.17% and 43.20%, respectively, as compared to the conventional circuit. Monte Carlo (MC) analysis is completed with a ± 10% digression in operating conditions to calculate reliability. © The Institution of Engineers (India) 2024.
引用
收藏
页码:903 / 911
页数:8
相关论文
共 50 条
  • [41] Role of circuit representation in evolutionary design of energy-efficient approximate circuits
    Mrazek, Vojtech
    Vasicek, Zdenek
    Hrbacek, Radek
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2018, 12 (04): : 139 - 149
  • [42] Energy-Efficient Digital Design through Inexact and Approximate Arithmetic Circuits
    Camus, Vincent
    Schlachter, Jeremy
    Enz, Christian
    2015 IEEE 13TH INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2015,
  • [43] Energy-Efficient Design of Hybrid MTJ/CMOS and MTJ/Nanoelectronics Circuits
    Thapliyal, Himanshu
    Sharifi, Fazel
    Kumar, S. Dinesh
    IEEE TRANSACTIONS ON MAGNETICS, 2018, 54 (07)
  • [44] Energy-Efficient Robot Configuration for Assembly
    Mohammed, Abdullah
    Schmidt, Bernard
    Wang, Lihui
    JOURNAL OF MANUFACTURING SCIENCE AND ENGINEERING-TRANSACTIONS OF THE ASME, 2017, 139 (05):
  • [45] Energy-Efficient Full-Swing Logic Circuits With Unipolar TFTs on Flexible Substrates
    Li, Qing
    Lee, Czang-Ho
    Asad, Mohsen
    Wong, William S.
    Sachdev, Manoj
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2021, 56 (06) : 1949 - 1958
  • [46] Energy-efficient design
    Uchiyama, K
    Bose, P
    IEEE MICRO, 2005, 25 (05) : 6 - 7
  • [47] Enabling Energy-Efficient Ternary Logic Gates using CNFETs
    Tabrizchi, Sepehr
    Sharifi, Fazel
    Badawy, Abdel-Hameed
    Saifullah, Z. M.
    2017 IEEE 17TH INTERNATIONAL CONFERENCE ON NANOTECHNOLOGY (IEEE-NANO), 2017, : 542 - 547
  • [48] Energy-Efficient Configuration and Control Allocation for a Dynamically Reconfigurable Underwater Robot
    Dang, Tho
    Lapierre, Lionel
    Zapata, Rene
    Ropars, Benoit
    SENSORS, 2023, 23 (12)
  • [49] An Energy-Efficient Routing Algorithm for WSNs Using Fuzzy Logic
    Rao, Preetha R.
    Lipare, Amruta
    Edla, Damodar Reddy
    Parne, Saidi Reddy
    SENSORS, 2023, 23 (19)