Energy-Efficient Design for Logic Circuits Using a Leakage Control Configuration in FinFET Technology

被引:3
|
作者
Ul Haq S. [1 ]
Sharma V.K. [1 ]
机构
[1] School of Electronics and Communication Engineering, Shri Mata Vaishno Devi University, Katra
关键词
C17; circuit; CMOS; FinFET; Leakage power; SCE; VLSI;
D O I
10.1007/s40031-024-01026-x
中图分类号
学科分类号
摘要
The multigate technology adopted in the latest processors is based on the Fin-shaped field effect transistor (FinFET). In the pursuit of increasing the computational power of the metal oxide semiconductor field effect transistor (MOSFET), ceaseless downscaling drove the channel length of MOSFETs to be comparable to their depletion widths around drain and source terminals. This led to a sequence of issues, which include drain-induced barrier lowering (DIBL), roll-off of threshold voltage, leakage power, hot carrier effects, mobility reduction, and an increase in reverse leakage current. The use of MOSFET was questioned at lower technology nodes because short channel effects (SCEs) lead to the loss of gate terminal command on the channel. This research work proposes a leakage power control technique based on the reverse body bias effect. The transistor configuration has been proposed to put a curb on the leakage power. The results have been approved on some fundamental logic gates and a C17 ((ISCAS-85) benchmark circuit. The shorted-gate (SG) FinFET-based proposed inverter confirms a leakage power and power delay product (PDP) reduction of 51.09% and 25.90%, respectively. The power optimization and PDP optimization of 45.47% and 49.12% have been observed in the low-power NAND gate. The proposed 2-input NOR gate depicts a leakage power and PDP mitigation by 69.60% and 70.58%, respectively. Similarly, the SG FinFET-based proposed C17 benchmark circuit shows leakage power and PDP reduction of 56.17% and 43.20%, respectively, as compared to the conventional circuit. Monte Carlo (MC) analysis is completed with a ± 10% digression in operating conditions to calculate reliability. © The Institution of Engineers (India) 2024.
引用
收藏
页码:903 / 911
页数:8
相关论文
共 50 条
  • [32] Energy Recovery Logic using FinFET
    Panda, Soumya Shatakshi
    Judy, D. Jennifer
    Bhaaskaran, V. S. Kanchana
    MATERIALS TODAY-PROCEEDINGS, 2017, 4 (09) : 10617 - 10621
  • [33] Design and control of energy-efficient distillation columns
    Young Han Kim
    Korean Journal of Chemical Engineering, 2016, 33 : 2513 - 2521
  • [34] The Design of Energy-efficient Lighting Controller Based on AC-PWM Control Technology
    Liu, Song
    Jiang, Lianzhi
    RENEWABLE AND SUSTAINABLE ENERGY, PTS 1-7, 2012, 347-353 : 3985 - 3988
  • [35] FinSAL: FinFET-Based Secure Adiabatic Logic for Energy-Efficient and DPA Resistant IoT Devices
    Kumar, S. Dinesh
    Thapliyal, Himanshu
    Mohammad, Azhar
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2018, 37 (01) : 110 - 122
  • [36] Energy-efficient Adaptive Circuits and Systems
    Mukhopadhyay, Saibal
    Chatterjee, Abhijit
    Yalamanchili, Sudhakar
    Ghosh, Swaroop
    2013 26TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2013 12TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID), 2013, : LIX - LX
  • [37] FinSAL: A Novel FinFET Based Secure Adiabatic Logic for Energy-Efficient and DPA Resistant IoT Devices
    Kumar, S. Dinesh
    Thapliyal, Himanshu
    Mohammad, Azhar
    2016 IEEE INTERNATIONAL CONFERENCE ON REBOOTING COMPUTING (ICRC), 2016,
  • [38] Impact of array data flow analysis on the design of energy-efficient circuits
    Hillers, M.
    Nebel, W.
    INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2006, 4148 : 117 - 126
  • [39] Optimal configuration of Energy-Efficient Ethernet
    Herreria-Alonso, Sergio
    Rodriguez-Perez, Miguel
    Fernandez-Veiga, Manuel
    Lopez-Garcia, Candido
    COMPUTER NETWORKS, 2012, 56 (10) : 2456 - 2467
  • [40] A Device Design for 5 nm Logic FinFET Technology
    Ding, Yu
    Luo, Xin
    Shang, Enming
    Hu, Shaojian
    Chen, Shoumian
    Zhao, Yuhang
    2020 CHINA SEMICONDUCTOR TECHNOLOGY INTERNATIONAL CONFERENCE 2020 (CSTIC 2020), 2020,